NAND-STRUCTURED TRENCH CAPACITOR CELL TECHNOLOGIES FOR 256 MB DRAM AND BEYOND

被引:0
|
作者
HAMAMOTO, T
ISHIBASHI, Y
AOKI, M
SAITOH, Y
YAMADA, T
机构
关键词
MEMORY; DRAM; TRENCH; CAPACITOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
NAND-structured trench capacitor cell technologies for 256 Mb DRAM and beyond have been developed. The NAND-structured cell has four memory cells connected in series. The cell size can be reduced to 56% of the conventional cell. A substrate plate trench capacitor cell w;as adapted to this layout. The NAND-structured trench capacitor cell can achieve sufficient storage capacitance within the restricted capacitor area. A sufficient capacitance of 30 fF was achieved when the size and depth of trench were 0.5 mu m and 5.0 mu m, respectively. The most important point for realizing the NAND-structured trench capacitor cell is how to reduce the leakage current from the storage node. There are two main sources; one is the leakage current to the neighboring cells, the other is the leakage current to Pwell. These leakage currents have been investigated. An experimental 256 Mb DRAM with the NAND-structured cell was fabricated using the 0.4 mu m design rule. The chip size is 464 mm(2), which is 68% of a conventional DRAM of the same design rule. This is the result of the reduction of the memory cell area by the NAND-structured cell and the introduction of the open-bit-line arrangement.
引用
收藏
页码:789 / 796
页数:8
相关论文
共 25 条
  • [21] Self-alignment techniques to enable 40nm trench capacitor DRAM technologies with 3-d array transistor and single-sided strap
    Moll, H. P.
    Hartwich, J.
    Scholz, A.
    Temmler, D.
    Graham, A. P.
    Slesazek, S.
    Wedler, G.
    Heineck, L.
    Mono, T.
    Zimmermann, U.
    Schupke, K.
    Ludwig, F.
    Park, I.
    Tran, T.
    Mueller, W.
    2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 188 - +
  • [22] Off-state leakage current model for tail mode retention time distribution of 256-mb DRAM cell with negative wordline bias
    Yi, JH
    Park, YJ
    Min, HS
    Park, SK
    Kang, DG
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2004, 45 (05) : 1338 - 1342
  • [23] Study of the robust stack cell capacitor structure using double mold oxide (DMO) technology for a gigabit-density DRAM and beyond
    Oh, JH
    Jeong, H
    Park, JM
    Park, JY
    Hong, KH
    Choi, YJ
    Lee, KH
    Chung, TY
    Park, YJ
    Kim, K
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 41 (06) : 884 - 887
  • [24] Novel robust cell capacitor (Leaning exterminated Ring type Insulator) and new storage node contact (Top Spacer Contact) for 70nm DRAM technology and beyond
    Park, JM
    Hwang, YS
    Shin, DW
    Huh, M
    Kim, DH
    Hwang, HK
    Oh, HJ
    Song, JW
    Kang, NJ
    Lee, BH
    Yun, CJ
    Shim, MS
    Kim, SE
    Kim, JY
    Kwon, JM
    Park, BJ
    Lee, JW
    Kim, DI
    Cho, MH
    Jeong, MY
    Kim, HJ
    Kim, HJ
    Kim, HS
    Jin, GY
    Park, YG
    Kim, K
    2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2004, : 34 - 35
  • [25] A novel robust TiN/AHO/TiN capacitor and COSi2 cell pad structure for 70nm stand-alone and embedded DRAM technology and beyond
    Park, JM
    Hwang, YS
    Hwang, DS
    Hwang, HK
    Lee, SH
    Kim, GY
    Jeong, MY
    Park, BJ
    Kim, SE
    Cho, MH
    Kim, DI
    Chung, JH
    Park, IS
    Yoo, CY
    Lee, JH
    Nam, BY
    Park, YR
    Kim, CS
    Sun, MC
    Ku, JH
    Choi, S
    Kim, HS
    Park, YG
    Kim, K
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 823 - 826