A GLOBAL DELAY MODEL FOR DOMINO CMOS CIRCUITS WITH APPLICATION TO TRANSISTOR SIZING

被引:16
|
作者
KANG, SM [1 ]
CHEN, HY [1 ]
机构
[1] UNIV ILLINOIS,COORDINATED SCI LAB,URBANA,IL 61801
关键词
D O I
10.1002/cta.4490180306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Domino CMOS circuits have played important roles in the design of high‐speed VLSI chips such as 32‐bit microprocessors and their family chips. Many researchers have worked on the characterization of the delay time and optimal design of domino CMOS circuits using circuit simulators as the main CAD tools. This paper presents a global analytical delay model for an important class of domino CMOS circuits wherein a multitude of n‐channel transistors form a series connection. the new model is shown to predict the delay time from the precharging clock edge to the 0.5 VDD output level with less than 10% error as compared to that from SPICE simulation over the entire design space. the delay model has been applied efficiently to the design automation of domino CMOS circuits modules. Copyright © 1990 John Wiley & Sons, Ltd.
引用
收藏
页码:289 / 306
页数:18
相关论文
共 50 条
  • [41] Sizing CMOS circuits for increased transient error tolerance
    Dhillon, YS
    Diril, AU
    Chatterjee, A
    Singh, AD
    10TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2004, : 11 - 16
  • [42] Sizing low-voltage CMOS analog circuits
    Jespers, P. G. A.
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 752 - 755
  • [43] Transistor Sizing and Gate Sizing Using Geometric Programming Considering Delay Minimization
    Posser, Gracieli
    Flach, Guilherme
    Wilke, Gustavo
    Reis, Ricardo
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 85 - 88
  • [45] Charge-sharing alleviation and detection for CMOS domino circuits
    Chang, SC
    Cheng, CH
    Jone, WB
    Lee, SD
    Wang, JS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (02) : 266 - 280
  • [46] Statistical modeling of crosstalk noise in domino CMOS logic circuits
    Sharma, Vipin
    Al-Assadi, Waleed K.
    ADVANCES AND INNOVATIONS IN SYSTEMS, COMPUTING SCIENCES AND SOFTWARE ENGINEERING, 2007, : 469 - 474
  • [47] Techniques for robust energy efficient subthreshold domino CMOS circuits
    Fu, Bo
    Ampadu, Paul
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1247 - +
  • [48] Noise constrained transistor sizing and power optimization for dual Vt domino logic
    Jung, SO
    Kim, KW
    Kang, SM
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (05) : 532 - 541
  • [49] Asymmetric transistor sizing targeting radiation-hardened circuits
    Cristiano Lazzari
    Gilson Wirth
    Fernanda Lima Kastensmidt
    Lorena Anghel
    Ricardo Augusto da Luz Reis
    Electrical Engineering, 2012, 94 : 11 - 18
  • [50] Asymmetric transistor sizing targeting radiation-hardened circuits
    Lazzari, Cristiano
    Wirth, Gilson
    Kastensmidt, Fernanda Lima
    Anghel, Lorena
    da Luz Reis, Ricardo Augusto
    ELECTRICAL ENGINEERING, 2012, 94 (01) : 11 - 18