A GLOBAL DELAY MODEL FOR DOMINO CMOS CIRCUITS WITH APPLICATION TO TRANSISTOR SIZING

被引:16
|
作者
KANG, SM [1 ]
CHEN, HY [1 ]
机构
[1] UNIV ILLINOIS,COORDINATED SCI LAB,URBANA,IL 61801
关键词
D O I
10.1002/cta.4490180306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Domino CMOS circuits have played important roles in the design of high‐speed VLSI chips such as 32‐bit microprocessors and their family chips. Many researchers have worked on the characterization of the delay time and optimal design of domino CMOS circuits using circuit simulators as the main CAD tools. This paper presents a global analytical delay model for an important class of domino CMOS circuits wherein a multitude of n‐channel transistors form a series connection. the new model is shown to predict the delay time from the precharging clock edge to the 0.5 VDD output level with less than 10% error as compared to that from SPICE simulation over the entire design space. the delay model has been applied efficiently to the design automation of domino CMOS circuits modules. Copyright © 1990 John Wiley & Sons, Ltd.
引用
收藏
页码:289 / 306
页数:18
相关论文
共 50 条
  • [31] Leakage power minimization of nanoscale CMOS circuits via non-critical path transistor sizing
    Fu, Bo
    Ampadu, Paul
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1101 - 1104
  • [32] Delay time estimation model for large digital CMOS circuits
    Kim, DW
    Choi, TY
    VLSI DESIGN, 2000, 11 (02) : 161 - 173
  • [33] Synthesis of CMOS domino circuits for charge sharing alleviation
    Cheng, CH
    Chang, SC
    Li, SD
    Jone, WB
    Wang, JS
    ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, 2000, : 387 - 390
  • [34] Identification of crosstalk switch failures in domino CMOS circuits
    Kundu, R
    Blanton, RD
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 502 - 509
  • [35] Digital Circuits Layout Design using Transistor Sizing
    Priyanka
    Srividya, P.
    Harbin Gongcheng Daxue Xuebao/Journal of Harbin Engineering University, 2023, 44 (10): : 31 - 36
  • [36] A new class of convex functions for delay modeling and its application to the transistor sizing problem
    Kasamsetty, K
    Ketkar, M
    Sapatnekar, SS
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (07) : 779 - 788
  • [37] CMOS gate sizing under delay constraint
    Verle, A
    Michel, X
    Maurine, P
    Azémard, N
    Auvergne, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 60 - 69
  • [38] Transistor leakage fault diagnosis for CMOS circuits
    Wen, XQ
    Tamamoto, H
    Saluja, KK
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1998, E81D (07): : 697 - 705
  • [39] Maximum power estimation for CMOS circuits under arbitrary delay model
    Wang, CY
    Chou, TL
    Roy, K
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 763 - 766
  • [40] PVT Variations Aware Robust Transistor Sizing for Power-Delay Optimal CMOS Digital Circuit Design
    Gupta, Prateek
    Gourishetty, Shirisha
    Mandadapu, Harshini
    Abbas, Zia
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,