A GLOBAL DELAY MODEL FOR DOMINO CMOS CIRCUITS WITH APPLICATION TO TRANSISTOR SIZING

被引:16
|
作者
KANG, SM [1 ]
CHEN, HY [1 ]
机构
[1] UNIV ILLINOIS,COORDINATED SCI LAB,URBANA,IL 61801
关键词
D O I
10.1002/cta.4490180306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Domino CMOS circuits have played important roles in the design of high‐speed VLSI chips such as 32‐bit microprocessors and their family chips. Many researchers have worked on the characterization of the delay time and optimal design of domino CMOS circuits using circuit simulators as the main CAD tools. This paper presents a global analytical delay model for an important class of domino CMOS circuits wherein a multitude of n‐channel transistors form a series connection. the new model is shown to predict the delay time from the precharging clock edge to the 0.5 VDD output level with less than 10% error as compared to that from SPICE simulation over the entire design space. the delay model has been applied efficiently to the design automation of domino CMOS circuits modules. Copyright © 1990 John Wiley & Sons, Ltd.
引用
收藏
页码:289 / 306
页数:18
相关论文
共 50 条
  • [21] Effective analytical delay model for transistor sizing5
    Wo, Zhaojun
    Koren, Israel
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 387 - 392
  • [22] Delay variation tolerance for domino circuits
    Wu, Kai-Chiang
    Hsieh, Cheng-Tao
    Chang, Shih-Chieh
    ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 354 - 359
  • [23] Optimum transistor sizing of CMOS logic circuits using logical effort theory and evolutionary algorithms
    Singh, Kunwar
    Jain, Aman
    Mittal, Aviral
    Yadav, Vinay
    Singh, Atul Anshuman
    Jain, Anmoll Kumar
    Gupta, Maneesha
    INTEGRATION-THE VLSI JOURNAL, 2018, 60 : 25 - 38
  • [24] Convex delay models for transistor sizing
    Ketkar, M
    Kasamsetty, K
    Sapatnekar, S
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 655 - 660
  • [25] Dynamic current testing for cmos domino circuits
    Nazer, Anis
    Chehab, Al I.
    Kayssi, Ayman
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 259 - +
  • [26] Dynamic current testing for CMOS domino circuits
    Nazer, Anis
    Chehab, Ali
    Kayssi, Ayman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (06) : 577 - 592
  • [27] Detecting resistive shorts for CMOS domino circuits
    Chang, JTY
    McCluskey, EJ
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 890 - 899
  • [28] Fault modeling and testability of CMOS domino circuits
    Al-Assadi, WK
    Chandrasekhar, P
    Bhaskaran, B
    CDES '05: Proceedings of the 2005 International Conference on Computer Design, 2005, : 21 - 27
  • [29] A DETERMINISTIC ALGORITHM FOR AUTOMATIC CMOS TRANSISTOR SIZING
    RICHMAN, BA
    HANSEN, JE
    CAMERON, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (02) : 522 - 526
  • [30] Optimization of custom MOS circuits by transistor sizing
    Conn, AR
    Coulman, PK
    Haring, RA
    Morrill, GL
    Visweswariah, C
    1996 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 174 - 180