VLSI DESIGN OF CLUSTERING ANALYZER USING SYSTOLIC ARRAYS

被引:7
|
作者
LAI, MF
NAKANO, M
WU, YP
HSIEH, CH
机构
[1] TOKYO INST TECHNOL,DEPT CONTROL ENGN,TOKYO 152,JAPAN
[2] CHUNG CHENG INST TECHNOL,DEPT ELECT ENGN,TAYUAN,TAIWAN
来源
关键词
VLSI DESIGN; CLUSTERING ANALYZER; SYSTOLIC ARRAY;
D O I
10.1049/ip-cdt:19951790
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a VLSI architecture for clustering analysers. The proposed VLSI architecture exploits two-dimensional systolic arrays, which use a high degree of parallel and pipelined processing. The architecture dramatically reduces the immense number of processing elements (PEs) which are required by previous architectures. Moreover, the same architecture can be utilised for applications with a variable number of input patterns. Also, unlike previous architectures, the patterns are applied to the inputs in serial format, which can save a large number of pin counts, and therefore the proposed architecture is very attractive for VLSI implementation. Using the proposed architecture, the complexity of VLSI circuit of the clustering analyser can be reduced significantly.
引用
收藏
页码:185 / 192
页数:8
相关论文
共 50 条
  • [41] ROMBERG INTEGRATION USING SYSTOLIC ARRAYS
    EVANS, DJ
    MEGSON, GM
    PARALLEL COMPUTING, 1986, 3 (04) : 289 - 304
  • [42] Wirelength based clustering technique for VLSI physical design
    Huang, Jie
    Li, Jianhua
    Rakai, Logan
    Behjat, Laleh
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 655 - 658
  • [43] Multiparallel systolic arrays for multidimensional FFT-architectures on 3D-VLSI
    Kuhn, SA
    Kleiner, MB
    Werner, W
    JOURNAL OF SYSTEMS ARCHITECTURE, 1997, 43 (1-5) : 7 - 14
  • [44] Elecdra: A rule-based circuit analyzer for custom VLSI design
    Lam, KN
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1740 - 1743
  • [45] The systolic array genetic algorithm, an example of systolic arrays as a reconfigurable design methodology
    Bland, IM
    Megson, GM
    IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, : 260 - 261
  • [46] DESIGN OF THE INTEGRATED PARALLEL PROCESSING UNIT IPU WITH SYSTOLIC VLSI CHIPS
    CHEN, WT
    WANG, JS
    HUANG, ST
    YANG, SN
    CHANG, LW
    HORNG, SJ
    LIU, CC
    YANG, CB
    HUANG, RZ
    LIAW, BC
    1989 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS: PROCEEDINGS OF TECHNICAL PAPERS, 1989, : 276 - 280
  • [47] Design techniques for fault-tolerant systolic arrays
    Esonu, M.O.
    Al-Khalili, A.J.
    Hariri, S.
    Al-Khalili, D.
    Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 1995, 11 (1-2): : 151 - 168
  • [48] SIMULATION-BASED DESIGN OF PROGRAMMABLE SYSTOLIC ARRAYS
    SMITH, R
    SOBELMAN, G
    COMPUTER-AIDED DESIGN, 1991, 23 (10) : 669 - 675
  • [49] Design techniques for fault-tolerant systolic arrays
    Esonu, MO
    AlKhalili, AJ
    Hariri, S
    AlKhalili, D
    JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 11 (1-2): : 151 - 168
  • [50] The design of optimal planar systolic arrays for matrix multiplication
    Milentijevic, IZ
    Milovanovic, IZ
    Milovanovic, EI
    Stojcev, MK
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 1997, 33 (06) : 17 - 35