共 50 条
- [31] FAULT-TOLERANT VLSI SYSTOLIC ARRAYS AND 2-LEVEL PIPELINING PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1983, 431 : 143 - 158
- [32] A DBT-BASED VLSI SYSTOLIC ARCHITECTURE FOR HARD SQUARED ERROR CLUSTERING MICROPROCESSING AND MICROPROGRAMMING, 1989, 27 (1-5): : 299 - 305
- [33] VLSI Physical Design Analyzer: A profiling and data mining tool DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY IX, 2015, 9427
- [34] VLSI Architectural Design of Zoomable Real Time Spectrum Analyzer 2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 65 - 69
- [38] TRAVERSING THE VLSI DESIGN HIERARCHY FOR A NEW, FAST SYSTOLIC STACK IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1988, 135 (01): : 25 - 40
- [40] ON THE DESIGN OF VLSI ARRAYS FOR DISCRETE FOURIER-TRANSFORM IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1992, 139 (04): : 541 - 552