VLSI DESIGN OF CLUSTERING ANALYZER USING SYSTOLIC ARRAYS

被引:7
|
作者
LAI, MF
NAKANO, M
WU, YP
HSIEH, CH
机构
[1] TOKYO INST TECHNOL,DEPT CONTROL ENGN,TOKYO 152,JAPAN
[2] CHUNG CHENG INST TECHNOL,DEPT ELECT ENGN,TAYUAN,TAIWAN
来源
关键词
VLSI DESIGN; CLUSTERING ANALYZER; SYSTOLIC ARRAY;
D O I
10.1049/ip-cdt:19951790
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a VLSI architecture for clustering analysers. The proposed VLSI architecture exploits two-dimensional systolic arrays, which use a high degree of parallel and pipelined processing. The architecture dramatically reduces the immense number of processing elements (PEs) which are required by previous architectures. Moreover, the same architecture can be utilised for applications with a variable number of input patterns. Also, unlike previous architectures, the patterns are applied to the inputs in serial format, which can save a large number of pin counts, and therefore the proposed architecture is very attractive for VLSI implementation. Using the proposed architecture, the complexity of VLSI circuit of the clustering analyser can be reduced significantly.
引用
收藏
页码:185 / 192
页数:8
相关论文
共 50 条
  • [31] FAULT-TOLERANT VLSI SYSTOLIC ARRAYS AND 2-LEVEL PIPELINING
    KUNG, HT
    LAM, MS
    PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1983, 431 : 143 - 158
  • [32] A DBT-BASED VLSI SYSTOLIC ARCHITECTURE FOR HARD SQUARED ERROR CLUSTERING
    ZAPATA, EL
    DOALLO, R
    BARRO, S
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 27 (1-5): : 299 - 305
  • [33] VLSI Physical Design Analyzer: A profiling and data mining tool
    Somani, Shikha
    Verma, Piyush
    Madhavan, Sriram
    Batarseh, Fadi
    Pack, Robert C.
    Capodieci, Luigi
    DESIGN-PROCESS-TECHNOLOGY CO-OPTIMIZATION FOR MANUFACTURABILITY IX, 2015, 9427
  • [34] VLSI Architectural Design of Zoomable Real Time Spectrum Analyzer
    Sarkar, Sumantra
    Dhar, Anindya Sundar
    2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 65 - 69
  • [35] ADVIS - A SOFTWARE PACKAGE FOR THE DESIGN OF SYSTOLIC ARRAYS
    MOLDOVAN, DI
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (01) : 33 - 40
  • [36] Design of Linear Systolic Arrays for Matrix Multiplication
    Milovanovic, Emina I.
    Stojcev, Mile K.
    Milovanovic, Igor Z.
    Nikolic, Tatjana R.
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2014, 14 (01) : 37 - 42
  • [37] Unified VLSI systolic array design for LZ data compression
    Hwang, SA
    Wu, CW
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (04) : 489 - 499
  • [38] TRAVERSING THE VLSI DESIGN HIERARCHY FOR A NEW, FAST SYSTOLIC STACK
    LI, HF
    PROBST, DK
    PRASAD, RN
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1988, 135 (01): : 25 - 40
  • [39] Spatial systolic arrays design for predictable nanotechnologies
    Yanushkevich, S. N.
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2007, 4 (03) : 467 - 481
  • [40] ON THE DESIGN OF VLSI ARRAYS FOR DISCRETE FOURIER-TRANSFORM
    LIU, CM
    JEN, CW
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1992, 139 (04): : 541 - 552