VLSI DESIGN OF CLUSTERING ANALYZER USING SYSTOLIC ARRAYS

被引:7
|
作者
LAI, MF
NAKANO, M
WU, YP
HSIEH, CH
机构
[1] TOKYO INST TECHNOL,DEPT CONTROL ENGN,TOKYO 152,JAPAN
[2] CHUNG CHENG INST TECHNOL,DEPT ELECT ENGN,TAYUAN,TAIWAN
来源
关键词
VLSI DESIGN; CLUSTERING ANALYZER; SYSTOLIC ARRAY;
D O I
10.1049/ip-cdt:19951790
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a VLSI architecture for clustering analysers. The proposed VLSI architecture exploits two-dimensional systolic arrays, which use a high degree of parallel and pipelined processing. The architecture dramatically reduces the immense number of processing elements (PEs) which are required by previous architectures. Moreover, the same architecture can be utilised for applications with a variable number of input patterns. Also, unlike previous architectures, the patterns are applied to the inputs in serial format, which can save a large number of pin counts, and therefore the proposed architecture is very attractive for VLSI implementation. Using the proposed architecture, the complexity of VLSI circuit of the clustering analyser can be reduced significantly.
引用
收藏
页码:185 / 192
页数:8
相关论文
共 50 条
  • [21] DESIGN OF SIMPLE SYSTOLIC ARRAYS USING GEOMETRIC PROJECTIONS
    HUSSAIN, SA
    GUPTA, S
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1994, 42 (04) : 985 - 988
  • [22] THE DESIGN OF OPTIMAL SYSTOLIC ARRAYS
    LI, GJ
    WAH, BW
    IEEE TRANSACTIONS ON COMPUTERS, 1985, 34 (01) : 66 - 77
  • [23] DESIGN OF MULTILEVEL SYSTOLIC ARRAYS
    TIUNCHIK, AA
    DOKLADY AKADEMII NAUK BELARUSI, 1994, 38 (04): : 16 - 18
  • [24] AUTOMATING THE DESIGN OF SYSTOLIC ARRAYS
    RAJOPADHYE, SV
    FUJIMOTO, RM
    INTEGRATION-THE VLSI JOURNAL, 1990, 9 (03) : 225 - 242
  • [25] VLSI DESIGN AND IMPLEMENTATION OF SYSTOLIC TREE QUEUES
    SAIT, SM
    KHALID, MAA
    MICROPROCESSORS AND MICROSYSTEMS, 1995, 19 (03) : 139 - 146
  • [26] GATE ARRAYS FOR VLSI DESIGN.
    Fulkerson, David E.
    IEEE transactions on components, hybrids, and manufacturing technology, 1981, CHMT-5 (01): : 133 - 137
  • [27] ACCOMPLISHMENT OF CIRCUIT PARTITIONING USING VHDL AND CLUSTERING PERTAINING TO VLSI DESIGN
    Devi, K. A. Sumitra
    Vijayalakshmi, M. N.
    Vasantha, R.
    Abraham, Annamma
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2008, 8 (08):
  • [28] DESIGN OF OPTIMAL SYSTOLIC ARRAYS.
    Li, Guo-Jie
    Wah, Benjamin W.
    IEEE Transactions on Computers, 1985, C-34 (01) : 66 - 77
  • [29] FOLDING OF THE PLANE AND THE DESIGN OF SYSTOLIC ARRAYS
    CHOFFRUT, C
    CULIK, K
    INFORMATION PROCESSING LETTERS, 1983, 17 (03) : 149 - 153
  • [30] VLSI design of an RSA encryption/decryption chip using systolic array based architecture
    Sun, Chi-Chia
    Lin, Bor-Shing
    Jan, Gene Eu
    Lin, Jheng-Yi
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (09) : 1538 - 1549