AN ALGORITHM FOR FUNCTIONAL VERIFICATION OF DIGITAL ECL CIRCUITS

被引:0
|
作者
BRAUER, EJ
KANG, SM
机构
[1] UNIV ILLINOIS,DEPT ELECT & COMP ENGN,URBANA,IL 61801
[2] UNIV ILLINOIS,COORDINATED SCI LAB,URBANA,IL 61801
关键词
D O I
10.1109/43.476584
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, silicon bipolar junction transistors (BJT) have been scaled down significantly with improved switching characteristics. Consequently, emitter-coupled logic (ECL) circuits have reduced power consumption while maintaining their speed advantage over other circuit technologies. The development of very large scale ECL circuits requires advanced computer-aided design tools, In this paper, we present a new computationally efficient algorithm for functional verification of a broad class of digital ECL circuits, The functional verification algorithm uses the transistor level circuit description to calculate steady-state device currents and node voltages of switching subcircuits. Voltage regulators are identified automatically for electrical simulation, A simplified Ebers-Moll BJT model is used to calculate current sharing in emitter-coupled transistors analytically and to detect design errors such as deep transistor saturation, excessive emitter current, and voltage margin violations, Our algorithm provides a significant saving in CPU time with accuracy comparable to SPICE in the calculation of steady-state voltages.
引用
收藏
页码:1546 / 1556
页数:11
相关论文
共 50 条
  • [21] Static scheduling of multidomain circuits for fast functional verification
    Kudlugi, M
    Tessier, R
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (11) : 1253 - 1268
  • [22] Towards formal verification of cryptographic circuits: A functional approach
    Bitat, Abir
    Merniz, Salah
    2018 3RD INTERNATIONAL CONFERENCE ON PATTERN ANALYSIS AND INTELLIGENT SYSTEMS (PAIS), 2018, : 158 - 163
  • [23] A novel functional testing and verification technique for logic circuits
    Al-Asaad, H
    Valliappan, G
    Ramirez, L
    CDES '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2005, : 129 - 135
  • [24] AN INVESTIGATION INTO TERNARY ECL COMPARISON CIRCUITS
    WU, XW
    ZHANG, Z
    CHINESE SCIENCE BULLETIN, 1991, 36 (05): : 423 - 427
  • [25] COPING WITH FEEDTHROUGH IN ECL INTEGRATED CIRCUITS
    ROSENBERGER, FU
    ELECTRONICS-US, 1970, 43 (22): : 98 - +
  • [26] Principles for the Design of the ECL Circuits.
    Czajkowski, Grzegors
    Elektronika, 1975, 16 (09): : 385 - 388
  • [27] AN INVESTIGATION INTO TERNARY ECL COMPARISON CIRCUITS
    吴训威
    章专
    Chinese Science Bulletin, 1991, (05) : 423 - 427
  • [28] BOARDS HANDLE ALL ECL CIRCUITS
    不详
    ELECTRONICS, 1973, 46 (25): : 182 - 182
  • [29] Formal verification of digital circuits by 3-valued simulation
    Wahba, AM
    Aas, EJ
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 785 - 788
  • [30] Formal verification of digital circuits using symbolic model checking
    Casar, A
    Brezocnik, Z
    Kapus, T
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2000, 30 (03): : 153 - 160