AN ALGORITHM FOR FUNCTIONAL VERIFICATION OF DIGITAL ECL CIRCUITS

被引:0
|
作者
BRAUER, EJ
KANG, SM
机构
[1] UNIV ILLINOIS,DEPT ELECT & COMP ENGN,URBANA,IL 61801
[2] UNIV ILLINOIS,COORDINATED SCI LAB,URBANA,IL 61801
关键词
D O I
10.1109/43.476584
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, silicon bipolar junction transistors (BJT) have been scaled down significantly with improved switching characteristics. Consequently, emitter-coupled logic (ECL) circuits have reduced power consumption while maintaining their speed advantage over other circuit technologies. The development of very large scale ECL circuits requires advanced computer-aided design tools, In this paper, we present a new computationally efficient algorithm for functional verification of a broad class of digital ECL circuits, The functional verification algorithm uses the transistor level circuit description to calculate steady-state device currents and node voltages of switching subcircuits. Voltage regulators are identified automatically for electrical simulation, A simplified Ebers-Moll BJT model is used to calculate current sharing in emitter-coupled transistors analytically and to detect design errors such as deep transistor saturation, excessive emitter current, and voltage margin violations, Our algorithm provides a significant saving in CPU time with accuracy comparable to SPICE in the calculation of steady-state voltages.
引用
收藏
页码:1546 / 1556
页数:11
相关论文
共 50 条
  • [31] Fast verification algorithm in elliptic curve digital signature algorithm
    Bai, Guoqiang
    Huang, Zhun
    Chen, Hongyi
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 2003, 43 (04): : 564 - 568
  • [32] FUNCTIONAL-MODELING AND TESTING OF DIGITAL CIRCUITS
    BORRIONE, D
    PAILLET, JL
    PIERRE, L
    COLLAVIZZA, H
    TSI-TECHNIQUE ET SCIENCE INFORMATIQUES, 1989, 8 (06): : 523 - 544
  • [33] A NETWORK COMPARISON ALGORITHM FOR LAYOUT VERIFICATION OF INTEGRATED-CIRCUITS
    BARKE, E
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1984, 3 (02) : 135 - 141
  • [34] ECL LOGIC-CIRCUITS .2.
    BYERS, TJ
    RADIO-ELECTRONICS, 1983, 54 (11): : 65 - &
  • [35] THE QUATERNARY INTERFACE TECHNIQUE IN ECL INTEGRATED CIRCUITS
    章专
    吴训威
    JournalofElectronics(China), 1992, (01) : 40 - 44
  • [36] CLOCK BREAKTHROUGH IN ECL INTEGRATED-CIRCUITS
    HAWKER, I
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1983, 130 (06): : 252 - 256
  • [37] Functional Modeling and Mechanized Verification of LLRB Algorithm
    Zuo, Zheng-Kang
    Huang, Zhi-Peng
    Huang, Qing
    Sun, Huan
    Zeng, Zhi-Cheng
    Hu, Ying
    Wang, Chang-Jing
    Ruan Jian Xue Bao/Journal of Software, 2024, 35 (11): : 5016 - 5039
  • [38] Verification method of fault diagnosis of analog-digital hybrid circuits
    Zhang, Yaosheng
    Wang, Hengsheng
    Tianjin Daxue Xuebao/Journal of Tianjin University, 1990, (01):
  • [39] Automatic Verification of Assembling Digital Circuits by means of Semantic Web Techniques
    Castillo-Barrera, Francisco E.
    Medina-Ramirez, Reyna C.
    Soubervielle-Montalvo, Carlos
    Ortiz-Hernandez, Marcela
    3RD IBEROAMERICAN CONFERENCE ON ELECTRONICS ENGINEERING AND COMPUTER SCIENCE, CIIECC 2013, 2013, 7 : 391 - 397
  • [40] Modeling timing correlation and the accurate timing verification of digital interface circuits
    Escalante, MA
    Dimopoulos, NJ
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 321 - 324