AN ALGORITHM FOR FUNCTIONAL VERIFICATION OF DIGITAL ECL CIRCUITS

被引:0
|
作者
BRAUER, EJ
KANG, SM
机构
[1] UNIV ILLINOIS,DEPT ELECT & COMP ENGN,URBANA,IL 61801
[2] UNIV ILLINOIS,COORDINATED SCI LAB,URBANA,IL 61801
关键词
D O I
10.1109/43.476584
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In recent years, silicon bipolar junction transistors (BJT) have been scaled down significantly with improved switching characteristics. Consequently, emitter-coupled logic (ECL) circuits have reduced power consumption while maintaining their speed advantage over other circuit technologies. The development of very large scale ECL circuits requires advanced computer-aided design tools, In this paper, we present a new computationally efficient algorithm for functional verification of a broad class of digital ECL circuits, The functional verification algorithm uses the transistor level circuit description to calculate steady-state device currents and node voltages of switching subcircuits. Voltage regulators are identified automatically for electrical simulation, A simplified Ebers-Moll BJT model is used to calculate current sharing in emitter-coupled transistors analytically and to detect design errors such as deep transistor saturation, excessive emitter current, and voltage margin violations, Our algorithm provides a significant saving in CPU time with accuracy comparable to SPICE in the calculation of steady-state voltages.
引用
收藏
页码:1546 / 1556
页数:11
相关论文
共 50 条
  • [41] Towards Formal Verification of Reset Sequence in Fully Asynchronous Digital Circuits
    Melnychenko, Oleksandr
    Kreuter, Hans-Peter
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [42] Current-mode digital gates and circuits: Concept, design and verification
    Maslennikow, O
    Pawlowski, P
    Soltan, P
    Berezowski, R
    ICES 2002: 9TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-111, CONFERENCE PROCEEDINGS, 2002, : 623 - 626
  • [43] Design and Verification of SFQ Cell Library for Superconducting LSI Digital Circuits
    Gao, Xiaoping
    Qiao, Qi
    Wang, Mingliang
    Niu, Minghui
    Liu, Huanli
    Maezawa, Masaaki
    Ren, Jie
    Wang, Zhen
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2021, 31 (05)
  • [44] Distributed genetic algorithm of test generation for digital circuits
    Skobtsov, Y. A.
    El-Khatib, A. I.
    Ivanov, D. E.
    2006 International Baltic Electronics Conference, Proceedings, 2006, : 195 - 198
  • [45] Parallel genetic algorithm of test generation for digital circuits
    Skobtsov, Y. A.
    El-Khatib, A., I
    Ivanov, D. E.
    TCSET 2006: MODERN PROBLEMS OF RADIO ENGINEERING, TELECOMMUNICATIONS AND COMPUTER SCIENCE, PROCEEDINGS, 2006, : 129 - +
  • [46] The complexity analysis of fault simulation algorithm for digital circuits
    Gong, YB
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 372 - 375
  • [47] Boolean function algorithm for test generation for digital circuits
    Liang, YY
    Cao, HB
    Cai, JY
    Huang, YH
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN & COMPUTER GRAPHICS, 1999, : 698 - 701
  • [48] Scalable Algorithm for Structural Fault Collapsing in Digital Circuits
    Ubar, Raimund
    Jurimagi, Lembit
    Orasson, Elmet
    Raik, Jaan
    2015 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2015, : 171 - 176
  • [49] A neural network algorithm for digital circuits test generation
    Stefanovic, J
    STATE OF THE ART IN COMPUTATIONAL INTELLIGENCE, 2000, : 56 - 60
  • [50] Reverse Engineering Digital Circuits Using Functional Analysis
    Subramanyan, Pramod
    Tsiskaridze, Nestan
    Pasricha, Kanika
    Reisman, Dillon
    Susnea, Adriana
    Malik, Sharad
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1277 - 1280