Effect of Gate Length Scaling on Various Performance Parameters in DG-FinFETs: a Simulation Study

被引:0
|
作者
Vaid, Rakesh [1 ]
Chandel, Meenakshi [1 ]
机构
[1] Univ Jammu, Dept Phys & Elect, Jammu 180006, Jammu & Kashmir, India
关键词
DGFinFET; Gate length; Short channel effects; DIBL; Subthreshold swing (SS);
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
This paper presents a simulation study on the gate length scaling of a double gate (DG) FinFET. To achieve channel lengths smaller than 20 nm, innovative device architectures will be necessary to continue the benefits previously acquired through scaling. In order to obtain desirable control of short channel effects (SCEs), the thickness or the horizontal width of a fin in a FinFET should be less than two-third of its gate length and the semiconductor fin should be thin enough in the channel region to ensure forming fully depleted device. The effect of decreasing gate length (Lg) is to deplete more of the region under the inversion layer, which can be easily visualized if the source and drain are imagined to approach one another. If the channel length L is made too small relative to the depletion regions around the source and drain, the SCEs associated with charge sharing and punch through can become intolerable. Thus, to make L small, the depletion region widths should be made small. This can be done by increasing the substrate doping concentration and decreasing the reverse bias. Drain induced barrier lowering (DIBL) increases as gate length is reduced, even at zero applied drain bias, because the source and drain form pn junction with the body, and have associated built-in depletion layers associated with them that become significant partners in charge balance at short channel lengths, even with no reverse bias applied to increase depletion width. The subthreshold slope increases as the device becomes shorter. In fact, when the device becomes very short, the gate no longer controls the drain current and the device cannot be turned off. This is caused by punch through effect. The subthreshold swing (SS) changes with the drain voltage.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Effects of Device Scaling on the Performance of Junctionless FinFETs Due to Gate-Metal Work Function Variability and Random Dopant Fluctuations
    Nawaz, S. K. Masum
    Mallik, Abhijit
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (08) : 958 - 961
  • [32] THE EFFECT OF MOS CHANNEL LENGTH ON THE PERFORMANCE OF INSULATED GATE TRANSISTORS
    CHOW, TP
    BALIGA, BJ
    IEEE ELECTRON DEVICE LETTERS, 1985, 6 (08) : 413 - 415
  • [33] SUBMICROMETER GATE LENGTH SCALING OF INVERSION CHANNEL HETEROJUNCTION FIELD-EFFECT TRANSISTOR
    KIELY, PA
    VANG, TA
    MICOVIC, M
    LEPORE, A
    TAYLOR, GW
    MALIK, R
    DOCTER, DP
    EVALDSSON, PA
    CLAISSE, PR
    BROWNGOEBELER, KF
    STORZ, F
    ELECTRONICS LETTERS, 1994, 30 (06) : 529 - 531
  • [34] Scaling of gate length in ultra-short channel heterostructure field effect transistors
    Han, J
    Ferry, DK
    SOLID-STATE ELECTRONICS, 1999, 43 (02) : 335 - 341
  • [35] Effect of various parameters on performance of PMGSY roads
    Department of Civil Engineering, Indian Institute of Technology Roorkee, Roorkee 247 667, India
    J Inst Eng India: Civ Eng Div, 2009, AUGUST (3-8):
  • [36] Effect of 3 nm gate length scaling in junctionless double surrounding gate SiNT MOSFET by using triple material gate engineering
    B. Sanjay
    Anil Prasad
    Microsystem Technologies, 2021, 27 : 3869 - 3874
  • [37] Effect of 3 nm gate length scaling in junctionless double surrounding gate SiNT MOSFET by using triple material gate engineering
    Sanjay
    Prasad, B.
    Vohra, Anil
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (10): : 3869 - 3874
  • [38] Study of Carbon Nanotube Field Effect Transistors Performance Based on Changes in Gate Parameters
    Shirazi, Shaahin G.
    Mirzakuchaki, Sattar
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2011, 11 (12) : 10424 - 10428
  • [39] Study of Carbon Nanotube Field Effect Transistor Performance based on Changes in Gate Parameters
    Shirazi, Shaahin G.
    Mirzakuchaki, Sattar
    INEC: 2010 3RD INTERNATIONAL NANOELECTRONICS CONFERENCE, VOLS 1 AND 2, 2010, : 1258 - +
  • [40] The effect of various coil parameters on ICP torch simulation
    Punjabi, Sangeeta B.
    Das, T. K.
    Joshi, N. K.
    Mangalvedekar, H. A.
    Lande, B. K.
    Das, A. K.
    23RD NATIONAL SYMPOSIUM ON PLASMA SCIENCE AND TECHNOLOGY (PLASMA-2008), 2010, 208