Effect of Gate Length Scaling on Various Performance Parameters in DG-FinFETs: a Simulation Study

被引:0
|
作者
Vaid, Rakesh [1 ]
Chandel, Meenakshi [1 ]
机构
[1] Univ Jammu, Dept Phys & Elect, Jammu 180006, Jammu & Kashmir, India
关键词
DGFinFET; Gate length; Short channel effects; DIBL; Subthreshold swing (SS);
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
This paper presents a simulation study on the gate length scaling of a double gate (DG) FinFET. To achieve channel lengths smaller than 20 nm, innovative device architectures will be necessary to continue the benefits previously acquired through scaling. In order to obtain desirable control of short channel effects (SCEs), the thickness or the horizontal width of a fin in a FinFET should be less than two-third of its gate length and the semiconductor fin should be thin enough in the channel region to ensure forming fully depleted device. The effect of decreasing gate length (Lg) is to deplete more of the region under the inversion layer, which can be easily visualized if the source and drain are imagined to approach one another. If the channel length L is made too small relative to the depletion regions around the source and drain, the SCEs associated with charge sharing and punch through can become intolerable. Thus, to make L small, the depletion region widths should be made small. This can be done by increasing the substrate doping concentration and decreasing the reverse bias. Drain induced barrier lowering (DIBL) increases as gate length is reduced, even at zero applied drain bias, because the source and drain form pn junction with the body, and have associated built-in depletion layers associated with them that become significant partners in charge balance at short channel lengths, even with no reverse bias applied to increase depletion width. The subthreshold slope increases as the device becomes shorter. In fact, when the device becomes very short, the gate no longer controls the drain current and the device cannot be turned off. This is caused by punch through effect. The subthreshold swing (SS) changes with the drain voltage.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Effect of structural parameters on functional performance of CMUT: a simulation study and analysis
    Liu Jie
    Wu Wenjun
    Xiang Shan
    Chen Fang
    PROCEEDINGS OF 2019 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), 2019, : 936 - 941
  • [42] Study of the effect of various parameters on nonlinear transmission-line (NLTL) performance
    Salameh, D
    Linton, D
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1999, 47 (03) : 350 - 353
  • [43] Simulation Study on NMOS Gate Length Variation Using TCAD Tool
    Sanudin, Rahmat
    Sulong, Muhammad Suhaimi
    Morsin, Marlia
    Wahab, Mohd Helmy Abd
    2009 1ST ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2009, : 276 - 279
  • [44] Gate Length Scaling and High Drive Currents Enabled for High Performance SOI Technology using High-κ/Metal Gate
    Henson, K.
    Bu, H.
    Na, M. H.
    Liang, Y.
    Kwon, U.
    Krishnan, S.
    Schaeffer, J.
    Jha, R.
    Moumen, N.
    Carter, R.
    Dewan, C.
    Donaton, R.
    Guo, D.
    Hargrove, M.
    He, W.
    Mo, R.
    Ramachandran, R.
    Ramani, K.
    Schonenberg, K.
    Tsang, Y.
    Wang, X.
    Gribelyuk, M.
    Yan, W.
    Shepard, J.
    Cartier, E.
    Frank, M.
    Harley, E.
    Arndt, R.
    Knarr, R.
    Bailey, T.
    Zhang, B.
    Wong, K.
    Graves-Abe, T.
    Luckowski, E.
    Park, D-G.
    Narayanan, V.
    Chudzik, M.
    Khare, M.
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2008, TECHNICAL DIGEST, 2008, : 645 - +
  • [45] TCAD Simulation Study of Single-, Double-, and Triple-Material Gate Engineered Trigate FinFETs
    P. Vimala
    T. S. Arun Samuel
    Semiconductors, 2020, 54 : 501 - 505
  • [46] Scaling Length Theory of Double-Gate Interband Tunnel Field-Effect Transistors
    Liu, Lu
    Mohata, Dheeraj
    Datta, Suman
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (04) : 902 - 908
  • [47] TCAD Simulation Study of Single-, Double-, and Triple-Material Gate Engineered Trigate FinFETs
    Vimala, P.
    Arun Samuel, T. S.
    SEMICONDUCTORS, 2020, 54 (04) : 501 - 505
  • [48] Isolation edge effect depending on gate length of MOSFET's with various isolation structures
    Oishi, T
    Shiozawa, K
    Furukawa, A
    Abe, Y
    Tokuda, Y
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (04) : 822 - 827
  • [49] Effect of scaling parameters on waterflood performance with horizontal and vertical wells
    Hadia, Nanji J.
    Chaudhari, Lalit S.
    Mitra, Stishanta K.
    Vinjamur, Madhu
    Singh, Raghuvir
    ENERGY & FUELS, 2008, 22 (01) : 402 - 409
  • [50] Effect of the gate scaling on the analogue performance of s-Si CMOS devices
    Fobelets, K.
    Calvo-Gallego, J.
    Velazquez-Perez, J. E.
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2011, 26 (09)