Effect of Gate Length Scaling on Various Performance Parameters in DG-FinFETs: a Simulation Study

被引:0
|
作者
Vaid, Rakesh [1 ]
Chandel, Meenakshi [1 ]
机构
[1] Univ Jammu, Dept Phys & Elect, Jammu 180006, Jammu & Kashmir, India
关键词
DGFinFET; Gate length; Short channel effects; DIBL; Subthreshold swing (SS);
D O I
暂无
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
This paper presents a simulation study on the gate length scaling of a double gate (DG) FinFET. To achieve channel lengths smaller than 20 nm, innovative device architectures will be necessary to continue the benefits previously acquired through scaling. In order to obtain desirable control of short channel effects (SCEs), the thickness or the horizontal width of a fin in a FinFET should be less than two-third of its gate length and the semiconductor fin should be thin enough in the channel region to ensure forming fully depleted device. The effect of decreasing gate length (Lg) is to deplete more of the region under the inversion layer, which can be easily visualized if the source and drain are imagined to approach one another. If the channel length L is made too small relative to the depletion regions around the source and drain, the SCEs associated with charge sharing and punch through can become intolerable. Thus, to make L small, the depletion region widths should be made small. This can be done by increasing the substrate doping concentration and decreasing the reverse bias. Drain induced barrier lowering (DIBL) increases as gate length is reduced, even at zero applied drain bias, because the source and drain form pn junction with the body, and have associated built-in depletion layers associated with them that become significant partners in charge balance at short channel lengths, even with no reverse bias applied to increase depletion width. The subthreshold slope increases as the device becomes shorter. In fact, when the device becomes very short, the gate no longer controls the drain current and the device cannot be turned off. This is caused by punch through effect. The subthreshold swing (SS) changes with the drain voltage.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] The Effect of X-Ray Radiation Dose Rate on Triple-Gate SOI FinFETs Parameters
    Bordallo, Caio C. M.
    Teixeira, Fernando F.
    Silveira, Marcilei A. G.
    Martino, Joao A.
    Agopian, Paula G. D.
    Simoen, Eddy
    Claeys, Cor
    2014 29TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO), 2014,
  • [22] Temperature scaling for 35nm gate length high-performance CMOS
    Feudel, T
    Horstmann, M
    Gerhardt, M
    Herden, M
    Herrmann, L
    Gehre, D
    Krueger, C
    Greenlaw, D
    Raab, M
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2004, 7 (4-6) : 369 - 374
  • [23] Gate Length and Performance Scaling of Undoped-Body Extremely Thin SOI MOSFETs
    Majumdar, Amlan
    Wang, Xinlin
    Kumar, Arvind
    Holt, Judson R.
    Dobuzinsky, David
    Venigalla, Raj
    Ouyang, Christine
    Koester, Steven J.
    Haensch, Wilfried
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (04) : 413 - 415
  • [24] Gate length scaling study of InAlAs/InGaAs/InAsP composite channel HEMTs
    Liu, Dongmin
    Hudait, Mantu
    Lin, Yong
    Kim, Hyeongnam
    Ringel, Steven A.
    Lu, Wu
    SOLID-STATE ELECTRONICS, 2007, 51 (06) : 838 - 841
  • [25] Channel length scaling and the impact of metal gate work function on the performance of double gate-metal oxide semiconductor field-effect transistors
    D. Rechem
    S. Latreche
    C. Gontrand
    Pramana, 2009, 72 : 587 - 599
  • [26] Channel length scaling and the impact of metal gate work function on the performance of double gate-metal oxide semiconductor field-effect transistors
    Rechem, D.
    Latreche, S.
    Gontrand, C.
    PRAMANA-JOURNAL OF PHYSICS, 2009, 72 (03): : 587 - 599
  • [27] A Simulation Study of Thickness Effect in Performance of Double Lateral Gate Junctionless Transistors
    Larki, Farhad
    Dehzangi, Arash
    Hamidon, M. N.
    Ali, Sawal Hamid Md
    Jalar, Azman
    Islam, Md. Shabiul
    2013 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM 2013), 2013, : 89 - 92
  • [28] Simulation study on deep nanoscale short channel junctionless SOI FinFETs with triple-gate or double-gate structures
    Xi Liu
    Meile Wu
    Xiaoshi Jin
    Rongyan Chuai
    Jong-Ho Lee
    Journal of Computational Electronics, 2014, 13 : 509 - 514
  • [29] Simulation study on deep nanoscale short channel junctionless SOI FinFETs with triple-gate or double-gate structures
    Liu, Xi
    Wu, Meile
    Jin, Xiaoshi
    Chuai, Rongyan
    Lee, Jong-Ho
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2014, 13 (02) : 509 - 514
  • [30] Study on a Scaling Length Model for Tapered Tri-Gate FinFET Based on 3-D Simulation and Analytical Analysis
    Ko, Myung-Dong
    Sohn, Chang-Woo
    Baek, Chang-Ki
    Jeong, Yoon-Ha
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (09) : 2721 - 2727