A low power 12-b 40-MS/s pipeline ADC

被引:2
|
作者
Yin Xiumei [1 ]
Wei Qi [1 ]
Xu Lai [1 ]
Yang Huazhong [1 ]
机构
[1] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
analog-to-digital converter; A/D converter; pipeline; telescope OTA; low power; high linearity;
D O I
10.1088/1674-4926/31/3/035006
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
This paper describes a 12-bit, 40-MS/s pipelined A/D converter (ADC) which is implemented in 0.18-mu m CMOS process drawing 76-mW power from 3.3-V supply. Multi-bit architectures as well as telescopic operational transconductance amplifiers (OTAs) are adopted in all pipeline stages for good power efficiency. In the first two stages, particularly, 3-bit/stage architectures are used to improve the ADC's linearity performance. The ADC is calibration-free and achieves a DNL of less than 0.51 LSB and an INL of less than 1 LSB. The SNDR performance is above 67 dB below Nyquist. The 80-dB SFDR performance is maintained within 1 dB for input frequencies up to 49 MHz at full sampling rate.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A low power 12-b 40-MS/s pipeline ADC
    殷秀梅
    魏琦
    许莱
    杨华中
    半导体学报, 2010, 31 (03) : 95 - 100
  • [2] A 12-b 40-MS/s Calibration-Free SAR ADC
    Hsu, Chung-Wei
    Chang, Soon-Jyh
    Huang, Chun-Po
    Chang, Li-Jen
    Shyu, Ya-Ting
    Hou, Chih-Huei
    Tseng, Hwa-An
    Kung, Chih-Yuan
    Hu, Huan-Jui
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (03) : 881 - 890
  • [3] Improved digital calibration technology in a 12-b, 40-MS/s pipelined ADC
    Jia, Huayu
    Chen, Guican
    Cheng, Jun
    Zhang, Kai
    Shen, Lei
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 261 - 264
  • [4] A new 12-b 40 MS/s, low-power, low-area pipeline ADC for video analog front ends
    Mohajerin, M
    Chen, CH
    Adel-Raheem, E
    2005 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2005, : 597 - 600
  • [5] Power reduction of a 12-bit 40-MS/s pipeline ADC exploiting partial amplifier sharing
    Diaz-Madrid, J. A.
    Neubauer, H.
    Hauer, H.
    Domenech-Asensi, G.
    Ruiz-Merino, R.
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 369 - +
  • [6] A Low-Power 10-Bit 40-MS/s Pipeline ADC Using Extended Capacitor Sharing
    Esmaeelzadeh, Hani
    Sharifkhani, Mohammad
    Shabany, Mahdi
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1147 - 1150
  • [7] A 20-MS/s to 40-MS/s Reconfigurable Pipeline ADC Implemented With Parallel OTA Scaling
    Chandrashekar, Kailash
    Corsi, Marco
    Fattaruso, John
    Bakkaloglu, Bertan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (08) : 602 - 606
  • [8] A 12-bit 40-MS/s Calibration-free SAR ADC
    Hsu, Chung-Wei
    Chang, Li-Jen
    Huang, Chun-Po
    Chang, Soon-Jyh
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 324 - 327
  • [9] A 12-bit, 40-Ms/s pipelined ADC with an improved operational amplifier
    Yu, Wang
    Yang Haigang
    Tao, Yin
    Fei, Liu
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (05)
  • [10] A 10-b 40-MS/s Pipeline ADC with a Novel Low-variation On-resistance CMOS Input Sampling Switch
    Jing, Xin
    Gao, Yun
    Huang, XiangHui
    2016 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C), 2016, : 515 - 518