Linearity Analysis on a Series-Split Capacitor Array for High-Speed SAR ADCs

被引:3
|
作者
Zhu, Yan [1 ]
Chio, U-Fat [1 ]
Wei, He-Gong [1 ]
Sin, Sai-Weng [1 ]
Seng-Pan, U. [1 ]
Martins, R. P. [1 ,2 ]
机构
[1] Univ Macau, Analog & Mixed Signal VLSI Lab, Fac Sci & Technol, Macau, Peoples R China
[2] Univ Tecn Lisboa, Inst Super Tecn, P-1049001 Lisbon, Portugal
关键词
D O I
10.1155/2010/706548
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel Capacitor array structure for Successive Approximation Register (SAR) ADC is proposed. This circuit efficiently utilizes charge recycling to achieve high-speed of operation and it can be applied to high-speed and low-to-medium-resolution SAR ADC. The parasitic effects and the static linearity performance, namely, the INL and DNL, of the proposed structure are theoretically analyzed and behavioral simulations are peribrmed to demonstrate its effectiveness under those nonidealities. Simulation results show that to achieve the same conversion performance the proposed capacitor array structure can reduce the average power consumed from the reference ladder by 90% when compared to the binary-weighted splitting capacitor array structure.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] Dynamic encoder for high-speed parallel ADCs
    Liu, F
    Jia, S
    Lu, ZT
    Ji, LJ
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 698 - 700
  • [42] Measure INL and DNL for high-speed ADCs
    Hofner, TC
    MICROWAVES & RF, 2000, 39 (08) : 109 - +
  • [43] INL/DNL measurements for high-speed ADCs
    Hofner, TC
    ELECTRONIC ENGINEERING, 1999, 71 (875): : 19 - +
  • [44] Linearity Test of High-speed High-performance ADCs using a Self-Testable On-chip Generator
    Gines, A. J.
    Peralias, E.
    Leger, G.
    Rueda, A.
    Renaud, G.
    Barragan, M. J.
    Mir, S.
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [45] HIGH-SPEED COMPARATORS FOR MEDIUM RESOLUTION ADCS
    UPADHYAYULA, LC
    RCA REVIEW, 1986, 47 (04): : 618 - 634
  • [46] Structural DfT Strategy for High-Speed ADCs
    Lechuga, Yolanda
    Mozuelos, Roman
    Martinez, Mar
    Bracho, Salvador
    EMERGING TRENDS IN TECHNOLOGICAL INNOVATION, 2010, 314 : 531 - 538
  • [47] Digital calibration of capacitor mismatch and comparison offset in Split-CDAC SAR ADCs with redundancy
    Lopez-Angulo, Antonio
    Gines, Antonio
    Peralias, Eduardo
    2020 18TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS'20), 2020, : 130 - 133
  • [48] A High Linearity Driver with Embedded Interleaved Track-and-Hold Array for High-Speed ADC
    Di Pasquo, Alessio
    Nani, Claudio
    Monaco, Enrico
    Fanucci, Luca
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [49] A global passive sampling technique for high-speed switched-capacitor time-interleaved ADCs
    Gustavsson, M
    Tan, NXN
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (09): : 821 - 831
  • [50] Studying DAC Capacitor-Array Degradation in Charge-Redistribution SAR ADCs
    Khan, Muhammad Aamir
    Kerkhoff, Hans G.
    PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2014, : 15 - 20