Linearity Analysis on a Series-Split Capacitor Array for High-Speed SAR ADCs

被引:3
|
作者
Zhu, Yan [1 ]
Chio, U-Fat [1 ]
Wei, He-Gong [1 ]
Sin, Sai-Weng [1 ]
Seng-Pan, U. [1 ]
Martins, R. P. [1 ,2 ]
机构
[1] Univ Macau, Analog & Mixed Signal VLSI Lab, Fac Sci & Technol, Macau, Peoples R China
[2] Univ Tecn Lisboa, Inst Super Tecn, P-1049001 Lisbon, Portugal
关键词
D O I
10.1155/2010/706548
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel Capacitor array structure for Successive Approximation Register (SAR) ADC is proposed. This circuit efficiently utilizes charge recycling to achieve high-speed of operation and it can be applied to high-speed and low-to-medium-resolution SAR ADC. The parasitic effects and the static linearity performance, namely, the INL and DNL, of the proposed structure are theoretically analyzed and behavioral simulations are peribrmed to demonstrate its effectiveness under those nonidealities. Simulation results show that to achieve the same conversion performance the proposed capacitor array structure can reduce the average power consumed from the reference ladder by 90% when compared to the binary-weighted splitting capacitor array structure.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] Analyses of parasitic capacitance effects and flicker noise of the DAC capacitor array for high resolution SAR ADCs
    Yue, Xicai
    Kiely, Janice
    McLeod, Chris
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2018, 58 (04) : 259 - 266
  • [32] Determining the reliable minimum unit capacitance for the DAC capacitor array of SAR ADCs
    Yue, Xicai
    MICROELECTRONICS JOURNAL, 2013, 44 (06) : 473 - 478
  • [33] Serial QDR LVDS High-Speed ADCs on Xilinx Series 7 FPGAs
    Melo, Rodrigo A.
    Valinoti, Bruno
    2019 X SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC (SPL), 2019, : 25 - 30
  • [34] A Reference Buffer with High-Efficiency for High-Speed and High-Precision Switched-Capacitor ADCs
    Ni Yabo
    Li Ting
    Zhang Yong
    Huang Zhengbo
    Li Liang
    Fu Dongbing
    2018 IEEE 18TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY (ICCT), 2018, : 1422 - 1425
  • [35] High-speed, high-resolution, radiation-tolerant SAR ADCs for particle physics experiments
    Xu, H.
    Zhou, Y.
    Chiu, Y.
    Gong, D.
    Liu, T.
    Ye, J.
    JOURNAL OF INSTRUMENTATION, 2015, 10
  • [36] Design Strategies for High-resolution High-speed Flash-assisted Pipelined SAR ADCs
    Oz, Mustafa
    Bonizzoni, Edoardo
    Maloberti, Franco
    Akdikmen, Alper
    Liu, Yao
    2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,
  • [37] A High-Gain, High-Speed Parametric Residue Amplifier for SAR-Assisted Pipeline ADCs
    Bahubalindruni, Pydi Ganga
    Goes, Joao
    Barquinha, Pedro
    2016 13TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2016,
  • [38] A background split algorithm for high speed pipelined ADCs
    Dong, Siwan
    Zhu, Zhangming
    Liu, Minjie
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 88 (01) : 173 - 180
  • [39] A background split algorithm for high speed pipelined ADCs
    Siwan Dong
    Zhangming Zhu
    Minjie Liu
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2016, 88 : 173 - 180
  • [40] Optimizing the linearity in high-speed photodiodes
    Davila-Rodriguez, J.
    Xie, X.
    Zang, J.
    Long, C. J.
    Fortier, T. M.
    Leopardi, H.
    Nakamura, T.
    Campbell, J. C.
    Diddams, S. A.
    Quinlan, F.
    OPTICS EXPRESS, 2018, 26 (23): : 30532 - 30545