Linearity Analysis on a Series-Split Capacitor Array for High-Speed SAR ADCs

被引:3
|
作者
Zhu, Yan [1 ]
Chio, U-Fat [1 ]
Wei, He-Gong [1 ]
Sin, Sai-Weng [1 ]
Seng-Pan, U. [1 ]
Martins, R. P. [1 ,2 ]
机构
[1] Univ Macau, Analog & Mixed Signal VLSI Lab, Fac Sci & Technol, Macau, Peoples R China
[2] Univ Tecn Lisboa, Inst Super Tecn, P-1049001 Lisbon, Portugal
关键词
D O I
10.1155/2010/706548
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel Capacitor array structure for Successive Approximation Register (SAR) ADC is proposed. This circuit efficiently utilizes charge recycling to achieve high-speed of operation and it can be applied to high-speed and low-to-medium-resolution SAR ADC. The parasitic effects and the static linearity performance, namely, the INL and DNL, of the proposed structure are theoretically analyzed and behavioral simulations are peribrmed to demonstrate its effectiveness under those nonidealities. Simulation results show that to achieve the same conversion performance the proposed capacitor array structure can reduce the average power consumed from the reference ladder by 90% when compared to the binary-weighted splitting capacitor array structure.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] Energy-efficient hybrid split capacitor switching scheme for SAR ADCs
    Zhang, Yulin
    Chen, Hua
    Guo, Guiliang
    Yan, Yuepeng
    IEICE ELECTRONICS EXPRESS, 2016, 13 (07):
  • [22] Wide-Band Input Buffer with Optimized Linearity For High-Speed High-Resolution ADCs
    Li, Ting
    Zhang, Yong
    Ni, Yabo
    Huang, Xingfa
    2020 IEEE 14TH INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY, AND IDENTIFICATION (ASID), 2020, : 116 - 119
  • [23] Source follower-based high-speed switched capacitor amplifier for pipelined ADCs
    Qiu, Lei
    Zheng, Yuanjin
    Siek, Liter
    ELECTRONICS LETTERS, 2015, 51 (01) : 21 - U51
  • [24] Optimizing the Stage Resolution in Pipelined SAR ADCs for High-Speed High-Resolution Applications
    Sun, Lei
    Ko, Chi-Tung
    Pun, Kong-Pang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (07) : 476 - 480
  • [25] High-Speed Time Interleaved ADCs
    Buchwald, Aaron
    IEEE COMMUNICATIONS MAGAZINE, 2016, 54 (04) : 71 - 77
  • [26] An improved kT/C noise cancellation technique with presampling for high-speed SAR ADCs
    Gu, Yuanfan
    Wang, Kaipeng
    Yi, Tiange
    Chen, Xiaoguo
    Yang, Shiheng
    Liu, Jiaxin
    ELECTRONICS LETTERS, 2024, 60 (16)
  • [27] HIGH-SPEED, HIGH-RESOLUTION ADCS
    SWAGER, AW
    EDN, 1993, 38 (22) : 76 - &
  • [28] On-chip at-speed linearity testing of high-resolution high-speed DACs using DDEM ADCs with dithering
    Xing, Hanqing
    Chen, Degang
    Geiger, Randall
    2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2008, : 117 - 122
  • [29] A High-Speed Energy-Efficient Segmented Prequantize and Bypass DAC for SAR ADCs
    Wang, Xiaoyang
    Zhou, Xiong
    Li, Qiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (08) : 756 - 760
  • [30] A Flexible-Weighted Nonbinary Searching Technique for High-Speed SAR-ADCs
    Qiu, Lei
    Tang, Kai
    Zheng, Yuanjin
    Siek, Liter
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2808 - 2812