A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC

被引:2
|
作者
Yue Sen [1 ]
Zhao Yiqiang [1 ]
Pang Ruilong [1 ]
Sheng Yun [1 ]
机构
[1] Tianjin Univ, Sch Elect Informat Engn, Tianjin 300072, Peoples R China
关键词
sample/hold circuit; pipeline ADC; gain-boosted OTA; bootstrapped switch;
D O I
10.1088/1674-4926/35/5/055009
中图分类号
O469 [凝聚态物理学];
学科分类号
070205 ;
摘要
A high performance sample-and-hold (S/H) circuit used in a pipelined analog-to-digital converter (ADC) is presented. Capacitor flip-around architecture is used in this S/H circuit with a novel gain-boosted differential folded cascode operational transconductance amplifier. A double-bootstrapped switch is designed to improve the performance of the circuit. The circuit is implemented using a 0.18 mu m 1P6M CMOS process. Measurement results show that the effective number of bits is 14.03 bits, the spurious free dynamic range is 94.62 dB, the signal to noise and distortion ratio is 86.28 dB, and the total harmonic distortion is 91: 84 dB for a 5 MHz input signal with 50 MS/s sampling rate. A pipeline ADC with the designed S/H circuit has been implemented.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC
    岳森
    赵毅强
    庞瑞龙
    盛云
    Journal of Semiconductors, 2014, (05) : 122 - 127
  • [2] A 14-bit 50 MS/s sample-and-hold circuit for pipelined ADC
    岳森
    赵毅强
    庞瑞龙
    盛云
    Journal of Semiconductors, 2014, 35 (05) : 122 - 127
  • [3] A 1.2V Sample-and-Hold Circuit for 14-Bit 250MS/s Pipeline ADC in 65nm CMOS
    Wang Xuan
    Li Fule
    Wu Bin
    BUSINESS, ECONOMICS, FINANCIAL SCIENCES, AND MANAGEMENT, 2012, 143 : 507 - 514
  • [4] 14-bit 100 MS/s 121 mW pipelined ADC
    陈勇臻
    陈迟晓
    冯泽民
    叶凡
    任俊彦
    Journal of Semiconductors, 2015, 36 (06) : 146 - 151
  • [5] 14-bit 100 MS/s 121 mW pipelined ADC
    Chen Yongzhen
    Chen Chixiao
    Feng Zemin
    Ye Fan
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (06)
  • [6] 14-bit 100 MS/s 121 mW pipelined ADC
    陈勇臻
    陈迟晓
    冯泽民
    叶凡
    任俊彦
    Journal of Semiconductors, 2015, (06) : 146 - 151
  • [7] Sample and Hold Front-end Circuit for 14-bit 210 MS/s Charge-domain ADC
    Chen Zhenhai
    Wei Jinghe
    Qian Hongwen
    Yu Zongguang
    Su Xiaobo
    Xue Yan
    Zhang Hong
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2019, 41 (03) : 732 - 738
  • [8] Sample and Hold Front-end Circuit for 14-bit 210 MS/s Charge-domain ADC
    Chen Z.
    Wei J.
    Qian H.
    Yu Z.
    Su X.
    Xue Y.
    Zhang H.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2019, 41 (03): : 732 - 738
  • [9] A LOW POWER SAMPLE AND HOLD CIRCUIT FOR 16 BIT 100 MS/S PIPELINED ADC
    Yang Long
    Wang Zongmin
    Zhou Liang
    Feng Wenxiao
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [10] An 8-bit 100-MS/s pipelined ADC without dedicated sample-and-hold amplifier
    Zhang Zhang
    Yuan Yudan
    Guo Yawei
    Cheng Xu
    Zeng Xiaoyang
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (07)