ASSEMBLY-LEVEL RELIABILITY - A METHODOLOGY FOR EFFECTIVE MANUFACTURING OF IC PACKAGES

被引:5
|
作者
NGUYEN, LT
FINNELL, JR
SINGH, KM
机构
[1] National Semiconductor Corp, Santa Clara
关键词
DESIGN FOR MANUFACTURABILITY (DFM); INTEGRATED CIRCUIT (IC); IC PACKAGING; IC ASSEMBLY; IC PACKAGE QUALIFICATION; TEST CHIP; FAILURE MODE AND EFFECTS ANALYSIS (FMEA); ERROR AVOIDANCE ANALYSIS (EAS);
D O I
10.1109/24.376514
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses the general methodology of assembly level reliability (ALR) as part of a corporate effort at designing reliability into the whole assembly process of integrated circuit (IC) packages. Semiconductor packages with assembly-induced defects sometimes do escape detection due to a variety of reasons. Trying to eliminate this problem by approaching it piecemeal may result only in single process optimization, but does not guarantee full assembly line balancing for error-free production. ALR is a systematic 4-prong approach which uses a combination of techniques for synergistic effects. 1) Problems of immediate needs have to be addressed and contained, 2) The proper steps must then be taken to ensure that similar issues do not resurface. 3) Design-for-manufacturability principles must be applied; eg, the design of the package can be simplified to reduce the number of assembly steps, increase throughput, and cut cost. 4) Qualification methodologies have to be revisited. Less expensive but well-characterized test chips can be introduced in lieu of actual devices. Accelerated testing with a good understanding of the failure mechanisms facilitates faster product qualification to ensure time-to-market advantage. Together with these more cost-effective qualification techniques, the proper reliability-monitoring features must be installed. Only then can the true vision of ALR be accomplished, viz, ensuring recognition, by both customers and competitors, as a Company that continuously manufactures defect-free parts.
引用
收藏
页码:14 / 18
页数:5
相关论文
共 50 条
  • [21] Investigation of a Novel Substrate Core Material Designed to Reduce Package Warpage and Improve Assembly-Level Reliability
    Suzuki, Fumito
    Shin, Tom
    Behr, Andy
    Honma, Masafumi
    Midorikawa, Hirofumi
    Takahashi, Ryuji
    IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 748 - 753
  • [22] Effect of the manufacturing defects on the reliability of disposal packages for high level radioactive waste
    Persoons, A.
    Beaurepaire, P.
    Chateauneuf, A.
    Bumbieler, F.
    SAFETY AND RELIABILITY - SAFE SOCIETIES IN A CHANGING WORLD, 2018, : 2227 - 2234
  • [23] Board Level Solder Joint Assembly and Reliability for Ultra Thin BGA Packages
    Hossain, Mohammad M.
    Aravamudhan, Srinivasa R.
    Nowakowski, Marilyn
    Ma, Xiaoqing
    Walwadkar, Satyajit S.
    Kulkarni, Vijay
    Muthukumar, Sriram
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 43 - 48
  • [24] Board Level Reliability Optimization for 3D IC Packages with Extra Large Interposer
    Yip, Laurene
    Hariharan, Ganesh
    Chaware, Raghu
    Singh, Inderjit
    Lee, Tom
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 1269 - 1275
  • [25] A Delay Slot Scheduling Framework for VLIW Architectures In Assembly-Level
    Huan Ying
    Zhu, Hao
    Zhi Yuan-Xue
    Dong Hui-Wang
    Chao Huan-Hou
    2013 IEEE 11TH INTERNATIONAL CONFERENCE ON DEPENDABLE, AUTONOMIC AND SECURE COMPUTING (DASC), 2013, : 231 - 234
  • [26] An assembly-level execution-time model for pipelined architectures
    Beltrame, G
    Brandolese, C
    Fornaciari, W
    Salice, F
    Sciuto, D
    Trianni, V
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 195 - 200
  • [27] An assembly-level neutronic calculation method based on LightGBM algorithm
    Cai, Jiejin
    Li, Xuezhong
    Tan, Zhixiong
    Peng, Sitao
    ANNALS OF NUCLEAR ENERGY, 2021, 150
  • [28] Virtual reality-based assembly-level design for additive manufacturing decision framework involving human aspects of design
    Auyeskhan, Ulanbek
    Steed, Clint Alex
    Park, Soohyung
    Kim, Dong-Hyun
    Jung, Im Doo
    Kim, Namhun
    JOURNAL OF COMPUTATIONAL DESIGN AND ENGINEERING, 2023, 10 (03) : 1126 - 1142
  • [29] Assembly-level pre-injection analysis for improving fault injection efficiency
    Barbosa, R
    Vinter, J
    Folkesson, P
    Karlsson, J
    DEPENDABLE COMPUTING - EDCC-5, PROCEEDINGS, 2005, 3463 : 246 - 262
  • [30] Advanced packages and board level reliability
    Albrecht, H. -J.
    ESTC 2006: 1ST ELECTRONICS SYSTEMINTEGRATION TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2006, : 203 - +