ASSEMBLY-LEVEL RELIABILITY - A METHODOLOGY FOR EFFECTIVE MANUFACTURING OF IC PACKAGES

被引:5
|
作者
NGUYEN, LT
FINNELL, JR
SINGH, KM
机构
[1] National Semiconductor Corp, Santa Clara
关键词
DESIGN FOR MANUFACTURABILITY (DFM); INTEGRATED CIRCUIT (IC); IC PACKAGING; IC ASSEMBLY; IC PACKAGE QUALIFICATION; TEST CHIP; FAILURE MODE AND EFFECTS ANALYSIS (FMEA); ERROR AVOIDANCE ANALYSIS (EAS);
D O I
10.1109/24.376514
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses the general methodology of assembly level reliability (ALR) as part of a corporate effort at designing reliability into the whole assembly process of integrated circuit (IC) packages. Semiconductor packages with assembly-induced defects sometimes do escape detection due to a variety of reasons. Trying to eliminate this problem by approaching it piecemeal may result only in single process optimization, but does not guarantee full assembly line balancing for error-free production. ALR is a systematic 4-prong approach which uses a combination of techniques for synergistic effects. 1) Problems of immediate needs have to be addressed and contained, 2) The proper steps must then be taken to ensure that similar issues do not resurface. 3) Design-for-manufacturability principles must be applied; eg, the design of the package can be simplified to reduce the number of assembly steps, increase throughput, and cut cost. 4) Qualification methodologies have to be revisited. Less expensive but well-characterized test chips can be introduced in lieu of actual devices. Accelerated testing with a good understanding of the failure mechanisms facilitates faster product qualification to ensure time-to-market advantage. Together with these more cost-effective qualification techniques, the proper reliability-monitoring features must be installed. Only then can the true vision of ALR be accomplished, viz, ensuring recognition, by both customers and competitors, as a Company that continuously manufactures defect-free parts.
引用
收藏
页码:14 / 18
页数:5
相关论文
共 50 条
  • [41] High reliability assembly of chip scale packages.
    Partridge, JP
    Hart, C
    Boysan, P
    Surratt, B
    Foehringer, R
    TWENTY FIRST IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 1997, : 274 - 283
  • [42] Board level reliability of chip scale packages
    Hung, SC
    Zheng, PJ
    Chen, HN
    Lee, SC
    Lee, JJ
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 571 - 580
  • [43] Board level reliability of chip scale packages
    Wang, ZP
    Tan, YM
    Chua, KM
    1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 513 - 518
  • [44] Reliability of RDL structured Wafer Level Packages
    Xi, Jia
    Yang, Donglun
    Bai, Lin
    Zhai, Xinduo
    Xiao, Fei
    Guo, Hongyan
    Zhang, Li
    Lai, Chi Ming
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 1029 - +
  • [45] Reliability of Fine Pitch Wafer Level Packages
    Yang, Donglun
    Ye, Xiaotong
    Xiao, Fei
    Chen, Dong
    Zhang, Li
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 1097 - 1101
  • [46] Reliability of Wafer Level Chip Scale Packages
    Rongen, R.
    Roucou, R.
    vd Wel, P. J.
    Voogt, F.
    Swartjes, F.
    Weide-Zaage, K.
    MICROELECTRONICS RELIABILITY, 2014, 54 (9-10) : 1988 - 1994
  • [47] A Methodology for RF Modeling of Packages Using IC Known-Loads
    Ballicchia, Mauro
    Farina, Marco
    Morini, Antonio
    Rozzi, Tullio
    Turchetti, Claudio
    Orcioni, Simone
    2011 IEEE 20TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS (EPEPS), 2011, : 69 - 72
  • [48] A new routing design methodology for multi-chip IC packages
    Murata, H
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 473 - 476
  • [49] Transport synthetic acceleration for long-characteristics assembly-level transport problems
    Zika, MR
    Adams, ML
    NUCLEAR SCIENCE AND ENGINEERING, 2000, 134 (02) : 135 - 158
  • [50] Directed error detection in c++ with the assembly-level model checker StEAM
    Leven, P
    Mehler, T
    Edelkamp, S
    MODEL CHECKING SOFTWARE, 2004, 2989 : 39 - 56