ASSEMBLY-LEVEL RELIABILITY - A METHODOLOGY FOR EFFECTIVE MANUFACTURING OF IC PACKAGES

被引:5
|
作者
NGUYEN, LT
FINNELL, JR
SINGH, KM
机构
[1] National Semiconductor Corp, Santa Clara
关键词
DESIGN FOR MANUFACTURABILITY (DFM); INTEGRATED CIRCUIT (IC); IC PACKAGING; IC ASSEMBLY; IC PACKAGE QUALIFICATION; TEST CHIP; FAILURE MODE AND EFFECTS ANALYSIS (FMEA); ERROR AVOIDANCE ANALYSIS (EAS);
D O I
10.1109/24.376514
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper discusses the general methodology of assembly level reliability (ALR) as part of a corporate effort at designing reliability into the whole assembly process of integrated circuit (IC) packages. Semiconductor packages with assembly-induced defects sometimes do escape detection due to a variety of reasons. Trying to eliminate this problem by approaching it piecemeal may result only in single process optimization, but does not guarantee full assembly line balancing for error-free production. ALR is a systematic 4-prong approach which uses a combination of techniques for synergistic effects. 1) Problems of immediate needs have to be addressed and contained, 2) The proper steps must then be taken to ensure that similar issues do not resurface. 3) Design-for-manufacturability principles must be applied; eg, the design of the package can be simplified to reduce the number of assembly steps, increase throughput, and cut cost. 4) Qualification methodologies have to be revisited. Less expensive but well-characterized test chips can be introduced in lieu of actual devices. Accelerated testing with a good understanding of the failure mechanisms facilitates faster product qualification to ensure time-to-market advantage. Together with these more cost-effective qualification techniques, the proper reliability-monitoring features must be installed. Only then can the true vision of ALR be accomplished, viz, ensuring recognition, by both customers and competitors, as a Company that continuously manufactures defect-free parts.
引用
收藏
页码:14 / 18
页数:5
相关论文
共 50 条
  • [31] System-Level Reliability Case Studies of High-Performance Automotive and Medical IC Packages
    Jiang, Li
    Li, Guangxu
    Zeng, Kejun
    Williamson, Jaimal
    Murugan, Rajen
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 828 - 833
  • [32] Simple and Scalable Methodology for Equivalent Circuit Modeling of IC Packages
    Mandic, Tvrtko
    Nauwelaers, Bart K. J. C.
    Baric, Adrijan
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (02): : 303 - 315
  • [33] Response Surface Methodology for Modelling Lead Frame of IC Packages
    Mandic, Tvrtko
    Gillon, Renaud
    Nauwelaers, Bart
    Baric, Adrijan
    10TH INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY, 2011, : 737 - 741
  • [34] Using the Cartesian Discrete Ordinates Code DORT for Assembly-Level Calculations
    Schunert, Sebastian
    Azmy, Yousry
    NUCLEAR SCIENCE AND ENGINEERING, 2013, 173 (03) : 233 - 258
  • [35] Assembly-level analysis of heterogeneous Th-Pu PWR fuel
    Zainuddin, Nurjuanis Zara
    Parks, Geoffrey T.
    Shwageraus, Eugene
    ANNALS OF NUCLEAR ENERGY, 2017, 100 : 160 - 168
  • [36] Improving Memory Traffic by Assembly-Level Exploitation of Reuses for Vector Registers
    Chih-Yung Chang
    Tzung-Shi Chen
    Jang-Ping Sheu
    The Journal of Supercomputing, 2000, 17 : 187 - 204
  • [37] Improving memory traffic by assembly-level exploitation of reuses for vector registers
    Chang, CY
    Chen, TS
    Sheu, JP
    JOURNAL OF SUPERCOMPUTING, 2000, 17 (02): : 187 - 204
  • [38] Study on the board-level SMT assembly and solder joint reliability of different QFN packages
    Sun, Wei
    Zhu, W. H.
    Danny, Retuta
    Che, F. X.
    Wang, C. K.
    Sun, Anthony Y. S.
    Tan, H. B.
    EUROSIME 2007: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, PROCEEDINGS, 2007, : 344 - +
  • [39] Methodology for predicting solder joint reliability in semiconductor packages
    Pendse, RD
    Zhou, P
    MICROELECTRONICS RELIABILITY, 2002, 42 (02) : 301 - 305
  • [40] NEW PROCESS FOR AUTOMATED IC ASSEMBLY MANUFACTURING
    QUINN, DJ
    BOND, RH
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1987, 10 (03): : 391 - 396