Electrostatic characterization and threshold voltage modeling of inversion type InGaAs gate-all-around MOSFET

被引:0
|
作者
I. K. M. Reaz Rahman
Md. Irfan Khan
Quazi D. M. Khosru
机构
[1] Bangladesh University of Engineering and Technology,Department of Electrical and Electronic Engineering
来源
关键词
Electrostatic charge; Gate-all-around; Capacitance-voltage characteristics; Volume inversion; Lambert function;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents an analytical investigation of the electrostatic properties of a moderately doped symmetric gate-all-around nanowire MOSFET having InGaAs channel. The model is continuous from depletion to strong inversion regime that circumvents regional approach, thus smoothly capturing the transition of the charge profile in all regions of operation. The evolution of the model is facilitated by the solution of quasi 2-D Poisson equation with appropriate boundary conditions in a square gate-all-around geometry, incorporating fixed oxide charge and interface trap defects. The determination of mobile charge density leads to the capacitance-voltage (CV) characteristics as a function of gate bias. The CV profile is investigated subject to scaling of physical parameters and material properties. Further, a threshold voltage model is presented for a long channel gate-all-around device that utilizes the well-known double derivative method. This model accurately predicts the threshold voltage variation with fin width, oxide thickness and channel doping, highlighting room for further improvement in electrostatics by incorporating high-k dielectric. The excellent match between the model results and TCAD simulation reflects the validity of the proposed model.
引用
收藏
页码:1504 / 1512
页数:8
相关论文
共 50 条
  • [1] Electrostatic characterization and threshold voltage modeling of inversion type InGaAs gate-all-around MOSFET
    Rahman, I. K. M. Reaz
    Khan, Md. Irfan
    Khosru, Quazi D. M.
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2021, 20 (04) : 1504 - 1512
  • [2] Analytical drain current and performance evaluation for inversion type InGaAs gate-all-around MOSFET
    Rahman, I. K. M. Reaz
    Khan, Md. Irfan
    Khosru, Quazi D. M.
    [J]. AIP ADVANCES, 2021, 11 (06)
  • [3] High threshold voltage matching performance on gate-all-around MOSFET
    Cathignol, Augustin
    Cros, Antoine
    Harrison, Samuel
    Cerrutti, Robin
    Coronel, Philippe
    Pouydebasque, Arnaud
    Rochereau, Krysten
    Skotnicki, Thomas
    Ghibaudo, Gerard
    [J]. SOLID-STATE ELECTRONICS, 2007, 51 (11-12) : 1450 - 1457
  • [4] High threshold voltage matching performance on gate-all-around MOSFET
    Cathignol, Augustin
    Cros, Amtoine
    Harrison, Samuel
    Cerrutti, Robin
    Coronel, Philippe
    Pouydebasque, Arnaud
    [J]. ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 379 - +
  • [5] Potential and Quantum Threshold Voltage Modeling of Gate-All-Around Nanowire MOSFETs
    Pandian, M.
    Balamurugan, N.
    Pricilla, A.
    [J]. ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2013, 2013 (2013)
  • [6] Analytical Modeling of Threshold Voltage for Dual-Metal Double-Gate Gate-All-Around (DM-DG-GAA) MOSFET
    Ganapati, Reddi
    Samoju, Visweswara Rao
    Jammu, Bhaskara Rao
    [J]. SILICON, 2021, 13 (09) : 2869 - 2880
  • [7] Analytical Modeling of Threshold Voltage for Dual-Metal Double-Gate Gate-All-Around (DM-DG-GAA) MOSFET
    Reddi Ganapati
    Visweswara Rao Samoju
    Bhaskara Rao Jammu
    [J]. Silicon, 2021, 13 : 2869 - 2880
  • [8] Threshold Voltage of Nanoscale Si Gate-all-around MOSFET: Short-channel, Quantum, and Volume Effects
    Sun, Min-Chul
    Kim, Hyun Woo
    Kim, Sang Wan
    Lee, Jung Han
    Kim, Hyungjin
    Park, Byung-Gook
    [J]. PROCEEDINGS OF THE 2013 IEEE 5TH INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC), 2013, : 27 - 29
  • [9] Modeling the Quantum Gate capacitance of Nano-Sheet Gate-All-Around MOSFET
    Kushwaha, Pragya
    Agarwal, Harshit
    Mishra, Varun
    Dasgupta, Avirup
    Lin, Yen-Kai
    Kao, Ming-Yen
    Chauhan, Yogesh Singh
    Salahuddin, Sayeef
    Hu, Chenming
    [J]. 2019 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2019,
  • [10] Analytical Modeling and Simulation of Gate-All-Around Junctionless Mosfet for Biosensing Applications
    Preethi, S.
    Venkatesh, M.
    Pandian, M. Karthigai
    Priya, G. Lakshmi
    [J]. SILICON, 2021, 13 (10) : 3755 - 3764