A 5 GHz 90-nm CMOS all digital phase-locked loop

被引:0
|
作者
Ping Lu
Henrik Sjöland
机构
[1] Lund University,Electrical and Information Technology
关键词
All Digital Phase-Locked Loop (ADPLL); Time-to-Digital Converter (TDC); Phase Locked Loop (PLL); Digitally Controlled Oscillator (DCO); RF; CMOS;
D O I
暂无
中图分类号
学科分类号
摘要
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a phase-frequency detector (PFD) connected to two time-to-digital converters (TDC). To save power the TDCs use delay line cells with uneven delay time. During frequency acquisition an automatic tuning bank controller selects active bank of the digitally controlled oscillator (DCO), which features three separate tuning banks for both high resolution and wide frequency tuning range. To further increase the resolution a high-speed delta-sigma modulator is also used, modulating the DCO fine tuning word. The PLL achieves a measured phase noise of −125 dBc/Hz at 1 MHz offset from a divided-by-2 carrier frequency of 2.58 GHz. The core area is 0.33 mm2 and the current consumption is 30 mA from a 1.2 V supply.
引用
收藏
页码:49 / 59
页数:10
相关论文
共 50 条
  • [41] A 31–45.5 GHz injection-locked frequency divider in 90-nm CMOS technology
    Fa-en LIU
    Zhi-gong WANG
    Zhi-qun LI
    Qin LI
    Lu TANG
    Ge-liang YANG
    [J]. Journal of Zhejiang University-Science C(Computers & Electronics), 2014, 15 (12) : 1183 - 1189
  • [42] A 31–45.5 GHz injection-locked frequency divider in 90-nm CMOS technology
    Fa-en Liu
    Zhi-gong Wang
    Zhi-qun Li
    Qin Li
    Lu Tang
    Ge-liang Yang
    [J]. Journal of Zhejiang University SCIENCE C, 2014, 15 : 1183 - 1189
  • [43] 5 GHz Phase-Locked Loop With a Phase-Adjusting Function
    Kuo, Yue-Fang
    Kuo, Ying-Yan
    Lin, Jia-Chuan
    [J]. IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS, 2023, 33 (05): : 583 - 586
  • [44] Phase-domain all-digital phase-locked loop
    Staszewski, RB
    Balsara, PT
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (03) : 159 - 163
  • [45] BINARY QUANTIZED ALL-DIGITAL PHASE-LOCKED LOOP
    YUKAWA, J
    MORI, S
    [J]. ELECTRONICS & COMMUNICATIONS IN JAPAN, 1973, 56 (12): : 21 - 28
  • [46] ALL DIGITAL PHASE-LOCKED LOOP - CONCEPTS, DESIGN AND APPLICATIONS
    SHAYAN, YR
    LENGOC, T
    [J]. IEE PROCEEDINGS-F RADAR AND SIGNAL PROCESSING, 1989, 136 (01) : 53 - 56
  • [47] A 2.57GHz All-Digital Phase-Locked Loop Based on the digital controlled Ring Oscillator
    Ruan Weihua
    Wang Haipeng
    [J]. 2019 11TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE 2019), 2019,
  • [48] A 57-GHz CMOS Reflection Amplifier in 90-nm CMOS
    Kuo, Chien-Nan
    Liu, Yun-Hao
    Gao, Ruo-Hsuan
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2022, 32 (04) : 335 - 338
  • [49] The Core Chip Design of Fast Locked All Digital Phase-locked Loop
    Zhu, Yaqing
    Tang, Lu
    [J]. 2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 85 - 89
  • [50] DESIGN AND ANALYSIS OF PHASE LOCKED LOOP IN 90nm CMOS
    Bhargav, Gande
    Prasad, Govind
    Canchi, Srikar Datta
    Chanikya, Badam
    [J]. 2016 THIRTEENTH IEEE AND IFIP INTERNATIONAL CONFERENCE ON WIRELESS AND OPTICAL COMMUNICATIONS NETWORKS (WOCN), 2016,