A 5 GHz 90-nm CMOS all digital phase-locked loop

被引:0
|
作者
Ping Lu
Henrik Sjöland
机构
[1] Lund University,Electrical and Information Technology
关键词
All Digital Phase-Locked Loop (ADPLL); Time-to-Digital Converter (TDC); Phase Locked Loop (PLL); Digitally Controlled Oscillator (DCO); RF; CMOS;
D O I
暂无
中图分类号
学科分类号
摘要
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a phase-frequency detector (PFD) connected to two time-to-digital converters (TDC). To save power the TDCs use delay line cells with uneven delay time. During frequency acquisition an automatic tuning bank controller selects active bank of the digitally controlled oscillator (DCO), which features three separate tuning banks for both high resolution and wide frequency tuning range. To further increase the resolution a high-speed delta-sigma modulator is also used, modulating the DCO fine tuning word. The PLL achieves a measured phase noise of −125 dBc/Hz at 1 MHz offset from a divided-by-2 carrier frequency of 2.58 GHz. The core area is 0.33 mm2 and the current consumption is 30 mA from a 1.2 V supply.
引用
收藏
页码:49 / 59
页数:10
相关论文
共 50 条
  • [21] A 90-nm CMOS 144 GHz Injection Locked Frequency Divider with Inductive Feedback
    Seo, Hyogi
    Seo, Seungwoo
    Yun, Jongwon
    Rieh, Jae-Sung
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2011, 11 (03) : 190 - 197
  • [22] WIDEBAND ALL-DIGITAL PHASE-LOCKED LOOP
    YAMAMOTO, H
    MORI, S
    [J]. ELECTRONICS & COMMUNICATIONS IN JAPAN, 1975, 58 (03): : 27 - 34
  • [23] A 283-GHz Fully Integrated Phase-Locked Loop Based on 65-nm CMOS
    Yoo, Junghwan
    Kim, Doyoon
    Kim, Jungsoo
    Song, Kiryong
    Rieh, Jae-Sung
    [J]. IEEE TRANSACTIONS ON TERAHERTZ SCIENCE AND TECHNOLOGY, 2018, 8 (06) : 784 - 792
  • [24] A 140GHz Phase-Locked Loop with 14.3% locking range in 65-nm CMOS
    Zhang, Lei
    Lin, Lin
    Zhu, Xinxin
    Wang, Yan
    [J]. 2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [25] A 5-GHz injection-locked phase-locked loop
    Plessas, F
    Kalivas, G
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2005, 46 (01) : 80 - 84
  • [26] A 40 GHz 65 nm CMOS Phase-Locked Loop With Optimized Shunt-Peaked Buffer
    Feng, Chen
    Yu, Xiao Peng
    Lim, Wei Meng
    Yeo, Kiat Seng
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (01) : 34 - 36
  • [27] A 76.2-89.1 GHz Phase-Locked Loop With 15.6% Tuning Range in 90 nm CMOS for W-Band Applications
    Tan, Kai-Wen
    Chu, Ta-Shun
    Hsu, Shawn S. H.
    [J]. IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2015, 25 (08) : 538 - 540
  • [28] A 2.9 GHz CMOS Phase-Locked Loop with Improved Ring Oscillator
    Zhang, Yating
    Xing, Zhao
    Peng, Yu
    Zhang, Tian
    Liu, Huihua
    Wu, Yunqiu
    Zhao, Chenxi
    Kang, Kai
    [J]. 2019 IEEE MTT-S INTERNATIONAL WIRELESS SYMPOSIUM (IWS 2019), 2019,
  • [29] Design of high-frequency wide-range all digital phase locked loop in 90 nm CMOS
    Muppala, Prashanth
    Ren, Saiyu
    Lee, George Yu-Heng
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (01) : 133 - 145
  • [30] A fully integrated 1.2-GHz CMOS phase-locked loop
    Zhao, K
    Man, JH
    Ye, Q
    Ye, TC
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 544 - 547