A 5 GHz 90-nm CMOS all digital phase-locked loop

被引:0
|
作者
Ping Lu
Henrik Sjöland
机构
[1] Lund University,Electrical and Information Technology
关键词
All Digital Phase-Locked Loop (ADPLL); Time-to-Digital Converter (TDC); Phase Locked Loop (PLL); Digitally Controlled Oscillator (DCO); RF; CMOS;
D O I
暂无
中图分类号
学科分类号
摘要
An all digital phase-locked loop (ADPLL) has been implemented in a 90-nm CMOS process. It uses a phase-frequency detector (PFD) connected to two time-to-digital converters (TDC). To save power the TDCs use delay line cells with uneven delay time. During frequency acquisition an automatic tuning bank controller selects active bank of the digitally controlled oscillator (DCO), which features three separate tuning banks for both high resolution and wide frequency tuning range. To further increase the resolution a high-speed delta-sigma modulator is also used, modulating the DCO fine tuning word. The PLL achieves a measured phase noise of −125 dBc/Hz at 1 MHz offset from a divided-by-2 carrier frequency of 2.58 GHz. The core area is 0.33 mm2 and the current consumption is 30 mA from a 1.2 V supply.
引用
收藏
页码:49 / 59
页数:10
相关论文
共 50 条
  • [31] A Fast-Locking All-Digital Phase Locked Loop in 90nm CMOS for Gigascale Systems
    Chen, Yi-Wei
    Hong, Hao-Chiao
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1134 - 1137
  • [32] Design of high-frequency wide-range all digital phase locked loop in 90 nm CMOS
    Prashanth Muppala
    Saiyu Ren
    George Yu-Heng Lee
    [J]. Analog Integrated Circuits and Signal Processing, 2013, 75 : 133 - 145
  • [33] A low jitter all - digital phase - locked loop in 180 nm CMOS technology
    Shumkin, O. V.
    Butuzov, V. A.
    Normanov, D. D.
    Ivanov, P. Yu
    [J]. INTERNATIONAL CONFERENCE ON PARTICLE PHYSICS AND ASTROPHYSICS (ICPPA-2015), PTS 1-4, 2016, 675
  • [34] A 90 nm CMOS 14.5 GHz Injection Locked LO Generator with Digital Phase Control
    Axholt, Andreas
    Sjoland, Henrik
    [J]. 2010 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (MTT), 2010, : 1004 - 1007
  • [35] A Portable Wide-Range All-Digital Phase-Locked Loop with Fast Settling Time in 180 nm CMOS
    Xie, Lin-lin
    Qiao, Shu-shan
    Wang, Yang
    [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 545 - 547
  • [36] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    [J]. PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 331 - 334
  • [37] A 35.56GHz All-Digital Phase-Locked Loop with High Resolution Varactors
    Hung, Chao-Ching
    Liu, Shen-Iuan
    [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 245 - 248
  • [38] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop
    Xu, Liangge
    Lindfors, Saska
    Stadius, Kari
    Ryynanen, Jussi
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1513 - 1521
  • [39] A Phase-Selecting Digital Phase-Locked Loop With Bandwidth Tracking in 65-nm CMOS Technology
    Hsieh, Ping-Hsuan
    Maxey, Jay
    Yang, Chih-Kong Ken
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 781 - 792
  • [40] A 65nm CMOS Phase-locked Loop for 5G Mobile Communications
    You, Suming
    Zhang, Changchun
    Yuan, Feng
    Zhang, Yi
    Zhang, Ying
    [J]. 2019 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2019, : 2180 - 2185