共 50 条
- [31] A Fast-Locking All-Digital Phase Locked Loop in 90nm CMOS for Gigascale Systems [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1134 - 1137
- [32] Design of high-frequency wide-range all digital phase locked loop in 90 nm CMOS [J]. Analog Integrated Circuits and Signal Processing, 2013, 75 : 133 - 145
- [33] A low jitter all - digital phase - locked loop in 180 nm CMOS technology [J]. INTERNATIONAL CONFERENCE ON PARTICLE PHYSICS AND ASTROPHYSICS (ICPPA-2015), PTS 1-4, 2016, 675
- [34] A 90 nm CMOS 14.5 GHz Injection Locked LO Generator with Digital Phase Control [J]. 2010 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (MTT), 2010, : 1004 - 1007
- [35] A Portable Wide-Range All-Digital Phase-Locked Loop with Fast Settling Time in 180 nm CMOS [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 545 - 547
- [36] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop [J]. PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 331 - 334
- [37] A 35.56GHz All-Digital Phase-Locked Loop with High Resolution Varactors [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 245 - 248
- [38] A 2.4-GHz Low-Power All-Digital Phase-Locked Loop [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1513 - 1521
- [40] A 65nm CMOS Phase-locked Loop for 5G Mobile Communications [J]. 2019 PHOTONICS & ELECTROMAGNETICS RESEARCH SYMPOSIUM - FALL (PIERS - FALL), 2019, : 2180 - 2185