Efficient Design of FGMOS-Based Low-Power Low-Voltage XOR Gate

被引:0
|
作者
Uma Sharma
Mansi Jhamb
机构
[1] University School of Information Communication and Technology,
[2] GGSIPU,undefined
关键词
Low voltage (LV) and low power (LP); Floating gate MOSFET (FGMOS); FGMOS XOR gate; Full adder (FA); Arithmetic logic unit (ALU); Pass transistor logic (PTL);
D O I
暂无
中图分类号
学科分类号
摘要
Full adders (FAs) are the core elements and substantially impact the performance of digital signal processing applications such as arithmetic logic unit (ALU). In this paper, XOR gate-based FA design is presented that can operate appropriately in the domain of ultra-low voltage (LV) and low power (LP). In this treatise, FGMOS technique is used to elevate the performance in terms of design complexity and to reduce the power requirements. Important device performance characteristics such as power (pwr), delay (tp), power delay product (PDP) and energy delay product (EDP) are explored for the proposed FGMOS XOR gate design, and existing XOR designs are used to assess the results. This research paper presents a low-power FGMOS XOR gate design with a total power consumption of 5.39 pW at 0.7 V supply. Further, in this work, 1-bit FGMOS-based ALU is proposed to perform the functions of full adder, NAND, NOR and XOR. To ameliorate the performance of the circuit, FGMOS-based NAND and NOR gate designs are also proposed in this treatise. Aforementioned full adder and XOR gate along with pass-transistor logic (PTL)-based multiplexers are used to design efficient design of 1-bit ALU at 22-nm technology node. This research paper explicates the utility of FGMOS technique for the designing of high-performance complex digital circuits.
引用
收藏
页码:2852 / 2871
页数:19
相关论文
共 50 条
  • [21] Design of CMOS OTAs for Low-Voltage and Low-Power Application
    Tanaka, Hisashi
    Tanno, Koichi
    Tamura, Hiroki
    Murao, Kenji
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (11): : 3385 - 3388
  • [22] DESIGN CONSIDERATIONS ON LOW-VOLTAGE LOW-POWER DATA CONVERTERS
    MALOBERTI, F
    FRANCESCONI, F
    MALCOVATI, P
    NYS, OJAP
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11): : 853 - 863
  • [23] Low-voltage low-power current conveyors: Design and applications
    Ferri, Giuseppe
    Guerrini, Nicola
    Alta Frequenza Rivista Di Elettronica, 2000, 12 (04): : 59 - 63
  • [24] A low-voltage low-power voltage reference based on subthreshold MOSFETs
    Giustolisi, G
    Palumbo, G
    Criscione, M
    Cutrì, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 151 - 154
  • [25] A low-voltage, low-power voltage reference based on subthreshold MOSFETs
    Dong, Liangwei
    Hu, Yueli
    MODERN PHYSICS LETTERS B, 2017, 31 (19-21):
  • [26] Ultra low-voltage/low-power digital floating-gate circuits
    Berg, Y
    Wisland, DT
    Lande, TS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (07): : 930 - 936
  • [27] A tunable floating gate CMOS resistor for low-power and low-voltage applications
    Ozalevli, Erhan
    Hasler, Paul E.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4273 - +
  • [28] An Analytical Gate Delay Variability Model for Low-Power and Low-Voltage Applications
    Garcia, Caroline P.
    Both, Thiago H.
    2022 36TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY (SBMICRO 2022), 2022,
  • [29] Low-Voltage FGMOS Based Voltage-to-Current Converter
    Pandey, Rishikesh
    Gupta, Maneesha
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2013, 43 (03): : 173 - 178
  • [30] FGMOS Based Low-Voltage Tunable Floating Resistor
    Gupta, Maneesha
    Pandey, Rishikesh
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2011, 6 (1-2): : 119 - 128