Low Delay 3-Bit Burst Error Correction Codes

被引:0
|
作者
Jiaqiang Li
Pedro Reviriego
Liyi Xiao
机构
[1] Harbin Institute of Technology,
[2] Universidad Carlos III de Madrid,undefined
来源
关键词
Soft errors; MCU; Memories; Error correction codes;
D O I
暂无
中图分类号
学科分类号
摘要
The increasing importance of Multiple Cell Upsets (MCUs) in modern memories has spurred research on error correction codes that can correct adjacent bit errors. For example, Double Adjacent Error Correction (DAEC), 3-bit burst and 4-bit burst codes have been proposed in the last years. However, as the error correction capabilities are increased so is the complexity of the encoder and decoder circuits. This directly impacts the encoding and decoding delay and thus limits the use of the codes in high speed memories. To reduce the complexity, some techniques have been proposed recently. Those include more advanced optimization programs to find codes with a lower number of ones in the parity check matrix or the interleaving of data and parity check bits to simplify the decoding. In this paper, those techniques are combined to design more efficient 3-bit burst error correction codes. The encoders and decoders for the proposed codes have been implemented and compared with the state of the art 3-bit burst error correction codes. The results show that the new codes reduce the encoder and decoder delay significantly. Therefore, the proposed codes provide memory designers with a more efficient option to implement protection against 3-bit burst errors for high speed memories.
引用
下载
收藏
页码:413 / 420
页数:7
相关论文
共 50 条
  • [21] RUNLENGTH LIMITED CODES FOR RANDOM AND BURST ERROR CORRECTION
    POPPLEWELL, A
    OREILLY, JJ
    ELECTRONICS LETTERS, 1992, 28 (10) : 970 - 971
  • [22] ERROR BURST CORRECTION USING BINOMIAL CODES.
    Tauglikh, G.L.
    Problems of information transmission, 1980, 16 (02) : 111 - 120
  • [23] ON SOME CYCLIC CODES FOR BURST ERROR CORRECTION.
    Castellani, Valentino
    Gilardi, Sandro
    1600, (52):
  • [24] SET-detection low complexity burst error correction codes for SRAM protection
    Liu, He
    Li, Jiaqiang
    Xiao, Liyi
    Wang, Tianqi
    Li, Jie
    INTEGRATION-THE VLSI JOURNAL, 2024, 98
  • [25] Bit and burst error correcting codes with multi protection and control levels
    Tanaka, Hiroshi
    Kamabe, Hiroshi
    Nakane, Yousuke
    WMSCI 2005: 9th World Multi-Conference on Systemics, Cybernetics and Informatics, Vol 5, 2005, : 157 - 162
  • [26] Efficient Implementations of Multiple Bit Burst Error Correction for Memories
    Li, Jia-Qiang
    Xiao, Li-Yi
    Guo, Jing
    Cao, Xue-Bing
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 602 - 604
  • [27] Burst error correction capabilities of turbo codes in mobile environments
    Sánchez, MP
    Shanmugan, KS
    de Haro, L
    Calvo, M
    FIRST INTERNATIONAL CONFERENCE ON 3G MOBILE COMMUNICATION TECHNOLOGIES, 2000, (471): : 176 - 180
  • [28] GENERALIZED HAMMING CODES FOR BURST-ERROR CORRECTION.
    Benelli, Giuliano
    Bianciardi, Carlo
    Cappellini, Vito
    Alta Frequenza, 1975, 44 (11): : 658 - 661
  • [29] Burst or random error correction based on Fire and BCH codes
    Zhou, Wei
    Lin, Shu
    Abdel-Ghaffar, Khaled
    2014 INFORMATION THEORY AND APPLICATIONS WORKSHOP (ITA), 2014, : 52 - 56
  • [30] Reduced-redundancy product codes for burst error correction
    Roth, RM
    Seroussi, G
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1998, 44 (04) : 1395 - 1406