Low Delay 3-Bit Burst Error Correction Codes

被引:0
|
作者
Jiaqiang Li
Pedro Reviriego
Liyi Xiao
机构
[1] Harbin Institute of Technology,
[2] Universidad Carlos III de Madrid,undefined
来源
关键词
Soft errors; MCU; Memories; Error correction codes;
D O I
暂无
中图分类号
学科分类号
摘要
The increasing importance of Multiple Cell Upsets (MCUs) in modern memories has spurred research on error correction codes that can correct adjacent bit errors. For example, Double Adjacent Error Correction (DAEC), 3-bit burst and 4-bit burst codes have been proposed in the last years. However, as the error correction capabilities are increased so is the complexity of the encoder and decoder circuits. This directly impacts the encoding and decoding delay and thus limits the use of the codes in high speed memories. To reduce the complexity, some techniques have been proposed recently. Those include more advanced optimization programs to find codes with a lower number of ones in the parity check matrix or the interleaving of data and parity check bits to simplify the decoding. In this paper, those techniques are combined to design more efficient 3-bit burst error correction codes. The encoders and decoders for the proposed codes have been implemented and compared with the state of the art 3-bit burst error correction codes. The results show that the new codes reduce the encoder and decoder delay significantly. Therefore, the proposed codes provide memory designers with a more efficient option to implement protection against 3-bit burst errors for high speed memories.
引用
收藏
页码:413 / 420
页数:7
相关论文
共 50 条
  • [42] Construction and Performance of Quantum Burst Error Correction Codes for Correlated Errors
    Fan, Jihao
    Hsieh, Min-Hsiu
    Chen, Hanwu
    Chen, He
    Li, Yonghui
    2018 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY (ISIT), 2018, : 2336 - 2340
  • [43] PSEUDO-CYCLIC CODES FOR DOUBLE BURST-ERROR CORRECTION
    KASAHARA, M
    KASAHARA, Y
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1967, 50 (07): : 9 - &
  • [44] SOME EFFICIENT SHORTENED CYCLIC CODES FOR BURST-ERROR CORRECTION
    KASAMI, T
    MATOBA, S
    IEEE TRANSACTIONS ON INFORMATION THEORY, 1964, 10 (03) : 252 - &
  • [45] Two-Dimensional Algebraic Codes for Multiple Burst Error Correction
    Roy, Shounak
    Garani, Shayan Srinivasa
    IEEE COMMUNICATIONS LETTERS, 2019, 23 (10) : 1684 - 1687
  • [46] A Method to Construct Low Delay Single Error Correction Codes for Protecting Data Bits Only
    Reviriego, Pedro
    Pontarelli, Salvatore
    Antonio Maestro, Juan
    Ottavi, Marco
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (03) : 479 - 483
  • [47] Low delay non-binary error correction codes based on Orthogonal Latin Squares
    Garcia-Herrero, Francisco
    Sanchez-Macian, Alfonso
    Maestro, Juan Antonio
    INTEGRATION-THE VLSI JOURNAL, 2021, 76 : 55 - 60
  • [48] Low delay burst erasure correcting codes for packet transmission
    Martinian, E
    Sundberg, CEW
    ISIT: 2002 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY, PROCEEDINGS, 2002, : 428 - 428
  • [49] On Error Correction Capability of Bit-Flipping Algorithm for LDPC Codes
    Chen, Wen-Yao
    Lu, Chung-Chin
    2011 IEEE INTERNATIONAL SYMPOSIUM ON INFORMATION THEORY PROCEEDINGS (ISIT), 2011, : 1283 - 1286
  • [50] REPEATED LOW-DENSITY BURST ERROR DETECTING CODES
    Dass, Bal Kshan
    Verma, Rashmi
    JOURNAL OF THE KOREAN MATHEMATICAL SOCIETY, 2011, 48 (03) : 475 - 486