Low Delay 3-Bit Burst Error Correction Codes

被引:0
|
作者
Jiaqiang Li
Pedro Reviriego
Liyi Xiao
机构
[1] Harbin Institute of Technology,
[2] Universidad Carlos III de Madrid,undefined
来源
关键词
Soft errors; MCU; Memories; Error correction codes;
D O I
暂无
中图分类号
学科分类号
摘要
The increasing importance of Multiple Cell Upsets (MCUs) in modern memories has spurred research on error correction codes that can correct adjacent bit errors. For example, Double Adjacent Error Correction (DAEC), 3-bit burst and 4-bit burst codes have been proposed in the last years. However, as the error correction capabilities are increased so is the complexity of the encoder and decoder circuits. This directly impacts the encoding and decoding delay and thus limits the use of the codes in high speed memories. To reduce the complexity, some techniques have been proposed recently. Those include more advanced optimization programs to find codes with a lower number of ones in the parity check matrix or the interleaving of data and parity check bits to simplify the decoding. In this paper, those techniques are combined to design more efficient 3-bit burst error correction codes. The encoders and decoders for the proposed codes have been implemented and compared with the state of the art 3-bit burst error correction codes. The results show that the new codes reduce the encoder and decoder delay significantly. Therefore, the proposed codes provide memory designers with a more efficient option to implement protection against 3-bit burst errors for high speed memories.
引用
下载
收藏
页码:413 / 420
页数:7
相关论文
共 50 条
  • [32] LOW DELAY ERROR CORRECTION CODES TO CORRECT STUCK-AT DEFECTS AND SOFT ERRORS
    Asuvaran, A.
    Senthilkumar, S.
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,
  • [33] Unequal error control codes with two-level burst and bit error correcting capabilities
    Namba, K
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 2004, 87 (04): : 21 - 29
  • [34] Unequal error protection codes with two-level burst and bit error correcting capabilities
    Namba, K
    Fujiwara, E
    2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 299 - 307
  • [35] Two-level unequal error protection codes with burst and bit error correcting capabilities
    Namba, K
    Fujiwara, E
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (06) : 1426 - 1430
  • [36] Efficient Implementations of 4-Bit Burst Error Correction for Memories
    Li, Jiaqiang
    Xiao, Liyi
    Reviriego, Pedro
    Zhang, Rongsheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (12) : 2037 - 2041
  • [37] Two-Bit Bit Flipping Algorithms for LDPC Codes and Collective Error Correction
    Dung Viet Nguyen
    Vasic, Bane
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2014, 62 (04) : 1153 - 1163
  • [38] New Design of Error Control Codes Resilient to Single Burst Error or Two Random Bit Errors Using Constacyclic Codes
    Kim, Chanki
    Kim, Jae-Won
    No, Jong-Seon
    IEEE ACCESS, 2022, 10 : 131101 - 131108
  • [39] New Design of Error Control Codes Resilient to Single Burst Error or Two Random Bit Errors Using Constacyclic Codes
    Kim, Chanki
    Kim, Jae-Won
    No, Jong-Seon
    IEEE Access, 2022, 10 : 131101 - 131108
  • [40] Novel Burst Error Correction Algorithms for Reed-Solomon Codes
    Wu, Yingquan
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2012, 58 (02) : 519 - 529