VLSI implementation of high speed multiplier architecture using VHBCSE algorithm for DSP applications

被引:0
|
作者
Vivek Karthick Perumal
Ramesh Jayabalan
Thiruvenkadam Krishnan
机构
[1] Sona College of Technology,Department of ECE
[2] PSG College of Technology,Department of ECE
[3] K.Ramakrishnan College of Technology,Department of ECE
关键词
VHBSCE; Multiplier; FPGA; VLSI; Pipelining;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper, the synchronous pipelined architecture of the Vertical Horizontal Binary Common Subexpression Elimination (VHBCSE) based FIR filter for DSP applications, namely multi-standard wireless communication and Software Defined Radio (SDR), was realised. In VLSI design, high speed and low power construction were focused on achieving the minimum area. Here we can improve the throughput of the design. Traditionally, the pipelined technique provides the solution for better throughput of any design. In this proposed synchronous pipelined architecture design, the improvement in speed was obtained while reducing critical path delay by adding additional registers between the combinations of blocks. The VHBCSE architecture efficiency in area power product (APP) as well as speed of the design was improved by 28% and 40% from the existing VHBCSE multiplier.
引用
收藏
页码:307 / 313
页数:6
相关论文
共 50 条
  • [1] VLSI implementation of high speed multiplier architecture using VHBCSE algorithm for DSP applications
    Perumal, Vivek Karthick
    Jayabalan, Ramesh
    Krishnan, Thiruvenkadam
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 113 (03) : 307 - 313
  • [2] High-speed, area efficient VLSI architecture of Wallace-Tree multiplier for DSP-applications
    Mandloi, Aditya
    Agrawal, Shreshtha
    Sharma, Shrenee
    Shrivastava, Shruti
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [3] High-speed CORDIC algorithm and architecture for DSP applications
    Kuhlmann, Martin
    Parhi, Keshab K.
    IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 1999, : 732 - 741
  • [4] Design of low power based VLSI architecture for constant multiplier and high speed implementation using retiming technique
    Jalaja, S.
    Prakash, Vijaya A. M.
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [5] High Speed VLSI Implementation of a Finite Field Multiplier Using Redundant Representation
    Namin, Ashkan Hosseinzadeh
    Leboeuf, Karl
    Muscedere, Roberto
    Wu, Huapeng
    Ahmadi, Majid
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 161 - 164
  • [6] Implementation of Efficient Multiplier for High Speed Applications Using FPGA
    Barakat, Mohamed
    Saad, Waleed
    Shokair, Mona
    PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 211 - 214
  • [7] VLSI Design of High Speed Vedic Multiplier for FPGA Implementation
    Gavali, Kapil Ram
    Kadam, Poonam
    PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 936 - 939
  • [8] VLSI implementation of high speed and high resolution FFT algorithm based on radix 2 for DSP application
    Mahdavi, N.
    Teymourzadeh, R.
    Bin Othman, Masuri
    2007 5TH STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT, 2007, : 219 - 222
  • [9] High Speed VLSI Architecture for Squaring Algorithm Using Retiming Approach
    Jalaja, S.
    Prakash, Vijaya A. M.
    2013 THIRD INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS (ICACC 2013), 2013, : 233 - 238
  • [10] FPGA Implementation of a High Speed VLSI Architecture for CORDIC
    Lakshmi, B.
    Dhar, A. S.
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2054 - 2058