共 50 条
- [2] High-speed, area efficient VLSI architecture of Wallace-Tree multiplier for DSP-applications 2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
- [3] High-speed CORDIC algorithm and architecture for DSP applications IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation, 1999, : 732 - 741
- [4] Design of low power based VLSI architecture for constant multiplier and high speed implementation using retiming technique 2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
- [5] High Speed VLSI Implementation of a Finite Field Multiplier Using Redundant Representation 2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 161 - 164
- [6] Implementation of Efficient Multiplier for High Speed Applications Using FPGA PROCEEDINGS OF 2018 13TH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING AND SYSTEMS (ICCES), 2018, : 211 - 214
- [7] VLSI Design of High Speed Vedic Multiplier for FPGA Implementation PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 936 - 939
- [8] VLSI implementation of high speed and high resolution FFT algorithm based on radix 2 for DSP application 2007 5TH STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT, 2007, : 219 - 222
- [9] High Speed VLSI Architecture for Squaring Algorithm Using Retiming Approach 2013 THIRD INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS (ICACC 2013), 2013, : 233 - 238
- [10] FPGA Implementation of a High Speed VLSI Architecture for CORDIC TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 2054 - 2058