A novel architecture of dynamically reconfigurable fused multiply–adder for digital signal processing

被引:0
|
作者
Tsukahara A. [1 ]
Kanasugi A. [1 ]
机构
[1] Graduate School of Advanced Science and Technology, Tokyo Denki University, 5 Senju-Asahi-cho, Adachi-ku, 120-8551, Tokyo
关键词
Dynamically reconfigurable; Floating point; FPGA; Fused multiply-adder;
D O I
10.1007/s10015-014-0162-0
中图分类号
学科分类号
摘要
Result: As a result of circuit synthesis, we confirmed the reduction of resource in the proposed circuit. Furthermore, we confirmed proper result for each calculation mode by logic simulation and experiment on FPGA.; Conclusion: The proposed circuit provides the four calculation modes by dynamic reconfiguration. We confirmed the reduction of resource and proper result for each calculation mode.; Introduction: Multiply-accumulate operation is the most fundamental operation in digital signal processing for image processing, robotics and automatic control. In this paper, a novel architecture of dynamically reconfigurable fused multiply-adder (FMA) is proposed.; Methods: Dynamic reconfiguration is a method that can change the circuit configuration without stop of operation. The proposed circuit provides the following four calculation modes by dynamic reconfiguration: (1) complex number FMA mode, (2) real number FMA mode, (3) complex number parallel calculation mode, and (4) real number parallel calculation mode.  The data format is single precision floating point format based on IEEE754. The proposed circuit was designed using Verilog-HDL. It was simulated by logic circuit simulator, and implemented on FPGA. © 2014, ISAROB.
引用
收藏
页码:233 / 238
页数:5
相关论文
共 50 条
  • [41] A novel architecture for floating-point multiply-add-fused operation
    Sun, HP
    Gao, ML
    [J]. ICICS-PCM 2003, VOLS 1-3, PROCEEDINGS, 2003, : 1675 - 1679
  • [42] A novel coarse grain reconfigurable processing element architecture
    Happonen, A
    Hemming, E
    Juntti, MJ
    [J]. PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 827 - 830
  • [43] A programmable digital neuro-processor design with dynamically reconfigurable pipeline/parallel architecture
    Jang, YJ
    Park, CH
    Lee, HS
    [J]. 1998 INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, PROCEEDINGS, 1998, : 18 - 24
  • [44] Reconfigurable hardware based digital signal processing for wireless communications
    Page, KJ
    Arrigo, JF
    Chau, PM
    [J]. ADVANCED SIGNAL PROCESSING: ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS VII, 1997, 3162 : 529 - 540
  • [45] K-Channel: A Multifunctional Architecture for Dynamically Reconfigurable Sample Processing in Droplet Microfluidics
    Doonan, Steven R.
    Bailey, Ryan C.
    [J]. ANALYTICAL CHEMISTRY, 2017, 89 (07) : 4091 - 4099
  • [46] A Digitally Enhanced Dynamically Reconfigurable Analog Platform for Low-Power Signal Processing
    Schlottmann, Craig R.
    Shapero, Samuel
    Nease, Stephen
    Hasler, Paul
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (09) : 2174 - 2184
  • [47] Energy efficient hybrid full adder design for digital signal processing in nanoelectronics
    MohammadReza Taheri
    Nasim Shafiee
    Fazel Sharifi
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Nader Bagherzadeh
    [J]. Analog Integrated Circuits and Signal Processing, 2021, 109 : 135 - 151
  • [48] Energy efficient hybrid full adder design for digital signal processing in nanoelectronics
    Taheri, MohammadReza
    Shafiee, Nasim
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Bagherzadeh, Nader
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (01) : 135 - 151
  • [49] TURORIALS ON SIGNAL PROCESSING FOR COMMUNICATIONS - 1. DIGITAL SIGNAL PROCESSING ARCHITECTURE.
    Tewksbury, S.K.
    Kieburtz, R.B.
    Thompson, J.S.
    Verma, S.P.
    [J]. 1978, 16 (01): : 23 - 27
  • [50] A Reconfigurable and Extendable Digital Architecture for Mixed Signal Power Electronics Controller
    Wu, Ya-Jie
    Lam, Chi-Seng
    Wong, Man-Chung
    Sin, Sai-Weng
    Martins, Rui Paulo
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (10) : 1480 - 1484