A novel architecture of dynamically reconfigurable fused multiply–adder for digital signal processing

被引:0
|
作者
Tsukahara A. [1 ]
Kanasugi A. [1 ]
机构
[1] Graduate School of Advanced Science and Technology, Tokyo Denki University, 5 Senju-Asahi-cho, Adachi-ku, 120-8551, Tokyo
关键词
Dynamically reconfigurable; Floating point; FPGA; Fused multiply-adder;
D O I
10.1007/s10015-014-0162-0
中图分类号
学科分类号
摘要
Result: As a result of circuit synthesis, we confirmed the reduction of resource in the proposed circuit. Furthermore, we confirmed proper result for each calculation mode by logic simulation and experiment on FPGA.; Conclusion: The proposed circuit provides the four calculation modes by dynamic reconfiguration. We confirmed the reduction of resource and proper result for each calculation mode.; Introduction: Multiply-accumulate operation is the most fundamental operation in digital signal processing for image processing, robotics and automatic control. In this paper, a novel architecture of dynamically reconfigurable fused multiply-adder (FMA) is proposed.; Methods: Dynamic reconfiguration is a method that can change the circuit configuration without stop of operation. The proposed circuit provides the following four calculation modes by dynamic reconfiguration: (1) complex number FMA mode, (2) real number FMA mode, (3) complex number parallel calculation mode, and (4) real number parallel calculation mode.  The data format is single precision floating point format based on IEEE754. The proposed circuit was designed using Verilog-HDL. It was simulated by logic circuit simulator, and implemented on FPGA. © 2014, ISAROB.
引用
收藏
页码:233 / 238
页数:5
相关论文
共 50 条
  • [31] VLSI SYSTOLIC MULTIPLIER AND ADDER FOR DIGITAL SIGNAL-PROCESSING
    LEE, SW
    HSU, WS
    [J]. SIGNAL PROCESSING, 1991, 23 (02) : 205 - 213
  • [32] A NOVEL MODULAR ARCHITECTURE FOR VLSI DIGITAL SIGNAL-PROCESSING CHIP
    SHARRIF, ZAM
    OTHMAN, M
    [J]. CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 547 - 552
  • [33] A flexible architecture for digital signal processing
    Boonkumklao, W
    Miyanaga, Y
    Dejhan, K
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2003, E86D (10) : 2179 - 2186
  • [34] A new generalized reconfigurable architecture for digital signal processor
    Basu, Joyanta
    Sahidullah, Md.
    Sinha, Amitabha
    [J]. ADCOM 2007: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATIONS, 2007, : 333 - 338
  • [35] A reconfigurable "SFMID architecture" for a class of signal processing applications
    Sinha, P
    Sinha, A
    Basu, D
    [J]. ETW '05: 7th IEEE Emerging Technologies Workshop: Circuits and Systems for 4G Mobile Wireless Communications, Proceedings, 2005, : 46 - 49
  • [36] A new development system for reconfigurable digital signal processing
    Lund, D
    Honary, B
    Darnell, M
    [J]. FIRST INTERNATIONAL CONFERENCE ON 3G MOBILE COMMUNICATION TECHNOLOGIES, 2000, (471): : 306 - 310
  • [37] COMPUTER ARCHITECTURE FOR DIGITAL SIGNAL-PROCESSING
    ALLEN, J
    [J]. PROCEEDINGS OF THE IEEE, 1985, 73 (05) : 852 - 873
  • [38] Reconfigurable signal processing and hardware architecture for broadband wireless communications
    Liang Y.-C.
    Naveen S.
    Pilakkat S.K.
    Marath A.K.
    [J]. EURASIP Journal on Wireless Communications and Networking, 2005 (3) : 323 - 332
  • [39] A novel video signal processor with reconfigurable pipelined architecture
    Lai, YK
    Chen, LG
    Chiang, MC
    [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 73 - 76
  • [40] Dynamically reconfigurable solution in the digital baseband processing for future mobile radio devices
    Alsolaim, A
    Starzyk, J
    [J]. PROCEEDINGS OF THE 33RD SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2001, : 221 - 226