共 50 条
- [31] VLSI SYSTOLIC MULTIPLIER AND ADDER FOR DIGITAL SIGNAL-PROCESSING [J]. SIGNAL PROCESSING, 1991, 23 (02) : 205 - 213
- [32] A NOVEL MODULAR ARCHITECTURE FOR VLSI DIGITAL SIGNAL-PROCESSING CHIP [J]. CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 547 - 552
- [34] A new generalized reconfigurable architecture for digital signal processor [J]. ADCOM 2007: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATIONS, 2007, : 333 - 338
- [35] A reconfigurable "SFMID architecture" for a class of signal processing applications [J]. ETW '05: 7th IEEE Emerging Technologies Workshop: Circuits and Systems for 4G Mobile Wireless Communications, Proceedings, 2005, : 46 - 49
- [36] A new development system for reconfigurable digital signal processing [J]. FIRST INTERNATIONAL CONFERENCE ON 3G MOBILE COMMUNICATION TECHNOLOGIES, 2000, (471): : 306 - 310
- [37] COMPUTER ARCHITECTURE FOR DIGITAL SIGNAL-PROCESSING [J]. PROCEEDINGS OF THE IEEE, 1985, 73 (05) : 852 - 873
- [39] A novel video signal processor with reconfigurable pipelined architecture [J]. ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 73 - 76
- [40] Dynamically reconfigurable solution in the digital baseband processing for future mobile radio devices [J]. PROCEEDINGS OF THE 33RD SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2001, : 221 - 226