A programmable digital neuro-processor design with dynamically reconfigurable pipeline/parallel architecture

被引:2
|
作者
Jang, YJ [1 ]
Park, CH [1 ]
Lee, HS [1 ]
机构
[1] Kyunghee Univ, Dept Comp Engn, Kyungki 449701, South Korea
关键词
D O I
10.1109/ICPADS.1998.741014
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The previous neural network processors are configured either SIMD or Instruction Systolic Array (ISA) Ring architecture with using canonical mapping methodology. Disadvantages of these processors are the lacks of generality, scalability, programmability and veconfigurability. So, we propose a programmable neuro processor which is dynamically reconfigurable it's architecture into either SIM ID or ISA Ring according to the data dependencies of any neural network model. To improve the computing time, the computation of activation function, which needed typically tens of cycle in previous processors, can be done in I cycle by using Piece-Wise Linear (PWL) function approximation. As using simple bus architecture and instruction set, the proposed processor allows the implementation of neural networks larger than the physical PE array and allows user to solve any neural network model. We verify these properties with Error Back- Propagation (EBP) model and estimate the computation time of the proposed processor.
引用
收藏
页码:18 / 24
页数:7
相关论文
共 50 条
  • [1] Architecture of cell array neuro-processor
    Morishita, T
    Teramoto, I
    [J]. EVOLVABLE SYSTEMS: FROM BIOLOGY TO HARDWARE, 1997, 1259 : 277 - 288
  • [2] Dynamically programmable parallel processor (DPPP): A novel reconfigurable architecture with simple program interface
    Tan, BK
    Yashimura, R
    Matsuoka, T
    Taniguchi, K
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2001, E84D (11): : 1521 - 1527
  • [3] GaBAN: A Generic and Flexibly Programmable Vector Neuro-processor on FPGA
    Chen, Jiajie
    Yang, Le
    Zhang, Youhui
    [J]. PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 931 - 936
  • [4] A DIGITAL NEURAL-NETWORK COPROCESSOR WITH A DYNAMICALLY RECONFIGURABLE PIPELINE ARCHITECTURE
    MORISHITA, T
    TAMURA, Y
    SATONAKA, T
    INOUE, A
    KATSU, S
    OTSUKI, T
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (07) : 1191 - 1196
  • [5] NeuroPipe-Chip: A digital neuro-processor for spiking neural networks
    Schoenauer, T
    Atasoy, S
    Mehrtash, N
    Klar, H
    [J]. IEEE TRANSACTIONS ON NEURAL NETWORKS, 2002, 13 (01): : 205 - 213
  • [6] REAL-TIME PROGRAMMABLE PARALLEL DIGITAL SIGNAL PROCESSOR ARCHITECTURE
    BARR, PC
    BRESSEL, JG
    HARRIS, JD
    VALAS, CJ
    [J]. CA-DSP 89, VOLS 1 AND 2: 1989 INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SIGNAL PROCESSING, 1989, : 558 - 562
  • [7] A reconfigurable parallel architecture for a fuzzy processor
    Ascia, G
    Catania, V
    Puliafito, A
    Vita, L
    [J]. INFORMATION SCIENCES, 1996, 88 (1-4) : 299 - 315
  • [8] ARCHITECTURE OF A PROGRAMMABLE DIGITAL SIGNAL PROCESSOR
    SHIVELY, RR
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (01) : 16 - 22
  • [9] Design and analysis of a dynamically reconfigurable network processor
    Troxel, IA
    George, AD
    Oral, S
    [J]. LCN 2002: 27TH ANNUAL IEEE CONFERENCE ON LOCAL COMPUTER NETWORKS, PROCEEDINGS, 2002, : 483 - 492
  • [10] A Heterogeneous Digital Signal Processor for Dynamically Reconfigurable Computing
    Rossi, Davide
    Campi, Fabio
    Spolzino, Simone
    Pucillo, Stefano
    Guerrieri, Roberto
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1615 - 1626