A programmable digital neuro-processor design with dynamically reconfigurable pipeline/parallel architecture

被引:2
|
作者
Jang, YJ [1 ]
Park, CH [1 ]
Lee, HS [1 ]
机构
[1] Kyunghee Univ, Dept Comp Engn, Kyungki 449701, South Korea
关键词
D O I
10.1109/ICPADS.1998.741014
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The previous neural network processors are configured either SIMD or Instruction Systolic Array (ISA) Ring architecture with using canonical mapping methodology. Disadvantages of these processors are the lacks of generality, scalability, programmability and veconfigurability. So, we propose a programmable neuro processor which is dynamically reconfigurable it's architecture into either SIM ID or ISA Ring according to the data dependencies of any neural network model. To improve the computing time, the computation of activation function, which needed typically tens of cycle in previous processors, can be done in I cycle by using Piece-Wise Linear (PWL) function approximation. As using simple bus architecture and instruction set, the proposed processor allows the implementation of neural networks larger than the physical PE array and allows user to solve any neural network model. We verify these properties with Error Back- Propagation (EBP) model and estimate the computation time of the proposed processor.
引用
收藏
页码:18 / 24
页数:7
相关论文
共 50 条
  • [21] Iterative Synthesis Methods Estimating Programmable-Wire Congestion in a Dynamically Reconfigurable Processor
    Toi, Takao
    Okamoto, Takumi
    Awashima, Toru
    Wakabayashi, Kazutoshi
    Amano, Hideharu
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (12) : 2619 - 2627
  • [22] A new generalized reconfigurable architecture for digital signal processor
    Basu, Joyanta
    Sahidullah, Md.
    Sinha, Amitabha
    [J]. ADCOM 2007: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATIONS, 2007, : 333 - 338
  • [23] System level asynchronous virtual pipeline on dynamically and partially reconfigurable architecture
    Li, M
    Wu, XB
    Zhao, ML
    Wang, H
    Li, P
    [J]. 2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1967 - 1970
  • [24] NEURAL-NETWORK MULTIPROCESSORS APPLIED WITH DYNAMICALLY RECONFIGURABLE PIPELINE ARCHITECTURE
    MORISHITA, T
    TERAMOTO, I
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (12) : 1937 - 1943
  • [25] DYNAMICALLY RULE-PROGRAMMABLE VLSI PROCESSOR FOR FULLY-PARALLEL INFERENCE
    HANYU, T
    TAKEDA, K
    HIGUCHI, T
    [J]. ELECTRONICS LETTERS, 1992, 28 (07) : 695 - 697
  • [26] Inter-processor communication optimization in dynamically reconfigurable embedded parallel systems
    Laskowski, Eryk
    Tudruj, Marek
    [J]. PARALLEL PROCESSING AND APPLIED MATHEMATICS, 2008, 4967 : 39 - +
  • [27] A scalable and programmable simplicial CNN digital pixel processor architecture
    Mandolesi, PS
    Julián, P
    Andreou, AG
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (05) : 988 - 996
  • [28] A novel dynamically programmable arithmetic array (DPAA) processor for digital signal processing
    Tan, BK
    Yoshimura, R
    Matsuoka, T
    Taniguchi, K
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2001, E84A (03) : 741 - 747
  • [29] A VIDEO DIGITAL SIGNAL PROCESSOR WITH A VECTOR-PIPELINE ARCHITECTURE
    AONO, K
    TOYOKURA, M
    ARAKI, T
    OHTANI, A
    KODAMA, H
    OKAMOTO, K
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (12) : 1886 - 1894
  • [30] A 30 NS (600 MOPS) IMAGE-PROCESSOR WITH A RECONFIGURABLE PIPELINE ARCHITECTURE
    AONO, K
    TOYOKURA, M
    ARAKI, T
    [J]. PROCEEDINGS OF THE IEEE 1989 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1989, : 727 - 730