A novel architecture of dynamically reconfigurable fused multiply–adder for digital signal processing

被引:0
|
作者
Tsukahara A. [1 ]
Kanasugi A. [1 ]
机构
[1] Graduate School of Advanced Science and Technology, Tokyo Denki University, 5 Senju-Asahi-cho, Adachi-ku, 120-8551, Tokyo
关键词
Dynamically reconfigurable; Floating point; FPGA; Fused multiply-adder;
D O I
10.1007/s10015-014-0162-0
中图分类号
学科分类号
摘要
Result: As a result of circuit synthesis, we confirmed the reduction of resource in the proposed circuit. Furthermore, we confirmed proper result for each calculation mode by logic simulation and experiment on FPGA.; Conclusion: The proposed circuit provides the four calculation modes by dynamic reconfiguration. We confirmed the reduction of resource and proper result for each calculation mode.; Introduction: Multiply-accumulate operation is the most fundamental operation in digital signal processing for image processing, robotics and automatic control. In this paper, a novel architecture of dynamically reconfigurable fused multiply-adder (FMA) is proposed.; Methods: Dynamic reconfiguration is a method that can change the circuit configuration without stop of operation. The proposed circuit provides the following four calculation modes by dynamic reconfiguration: (1) complex number FMA mode, (2) real number FMA mode, (3) complex number parallel calculation mode, and (4) real number parallel calculation mode.  The data format is single precision floating point format based on IEEE754. The proposed circuit was designed using Verilog-HDL. It was simulated by logic circuit simulator, and implemented on FPGA. © 2014, ISAROB.
引用
收藏
页码:233 / 238
页数:5
相关论文
共 50 条
  • [1] Dynamically reconfigurable dataflow architecture for high-performance digital signal processing
    Voigt, S.
    Baesler, M.
    Teufel, T.
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (11) : 561 - 576
  • [2] A reconfigurable architecture for digital signal processing
    Schlereth, F
    Emeny, S
    Slamani, MA
    [J]. ERSA 2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2001, : 92 - 98
  • [3] Application of dynamically reconfigurable processors in digital signal processing
    Mlinaric, Hrvoje
    Kovac, Mario
    Knezovic, Josip
    [J]. SIGMAP 2006: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND MULTIMEDIA APPLICATIONS, 2006, : 343 - +
  • [4] Dynamically reconfigurable dataflow architecture for high-performance digital signal processing on multi-FPGA platforms
    Voigt, Sven-Ole
    Teufel, Thomas
    [J]. 2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 633 - 637
  • [5] A novel reconfigurable architecture of low-power unsigned multiplier for digital signal processing
    Quan, S
    Qiang, Q
    Wey, CL
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 3327 - 3330
  • [6] A two-level reconfigurable architecture for digital signal processing
    Myjak, MJ
    Delgado-Frias, JG
    [J]. VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 21 - 27
  • [7] A two-level reconfigurable architecture for digital signal processing
    Myjak, M. J.
    Delgado-Frias, J. G.
    [J]. MICROELECTRONIC ENGINEERING, 2007, 84 (02) : 244 - 252
  • [8] A reconfigurable architecture for a class of digital signal/image processing applications
    Sinha, A
    Karmakar, A
    Maiti, K
    Halder, P
    [J]. 2001 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS I AND II, CONFERENCE PROCEEDINGS, 2001, : 71 - 74
  • [9] An application-tailored dynamically reconfigurable hardware architecture for digital baseband processing
    Becker, J
    Pionteck, T
    Glesner, M
    [J]. 13TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2000, : 341 - 346
  • [10] A Heterogeneous Digital Signal Processor for Dynamically Reconfigurable Computing
    Rossi, Davide
    Campi, Fabio
    Spolzino, Simone
    Pucillo, Stefano
    Guerrieri, Roberto
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1615 - 1626