Reconfigurable Architecture for Deinterlacer based on Algorithm/Architecture Co-Design

被引:0
|
作者
Gwo Giun Lee
Ming-Jiun Wang
Bo-Han Chen
JiunFu Chen
Ping-Keng Jao
Ching Jui Hsiao
Ling-Fei Wei
机构
[1] National Cheng Kung University,Media SoC Lab., Department of Electrical Engineering
来源
关键词
Deinterlacer; Reconfigurable architecture; Algorithm/architecture co-design;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the algorithm and reconfigurable architecture of motion-adaptive deinterlacer for high-definition video. The content-adaptability of algorithm and the reconfiguration of architecture are concurrently explored by algorithm/architecture co-design methodology and Caltrop actor language (CAL) modeling of the dataflow. In the design methodology we employed, the CAL dataflow model is also very helpful in the verification of our deinerlacer. The proposed algorithm and architecture design of deinterlacer is more cost-efficient than two recently proposed works in terms of algorithmic performance and silicon area of VLSI implementation. Moreover, data path reconfiguration efficiently enables various interpolation schemes using less computational resource of hardware than non-reconfigurable architecture.
引用
收藏
页码:181 / 189
页数:8
相关论文
共 50 条
  • [41] An Efficient Architecture for a TCP Offload Engine Based on Hardware/Software Co-design
    Jang, Hankook
    Chung, Sang-Hwa
    Kim, Dung Kyue
    Lee, Yun-Sung
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2011, 27 (02) : 493 - 509
  • [42] Circuit Architecture Test Verification Based on Hardware Software Co-design with ModelSim
    Das, Sunil R.
    Li, Jun-Feng
    Nayak, Amiya R.
    Assaf, Mansour H.
    Petriu, Emil M.
    Biswas, Satyendra N.
    IETE JOURNAL OF RESEARCH, 2013, 59 (02) : 132 - 140
  • [43] Impala: Algorithm/Architecture Co-Design for In-Memory Multi-Stride Pattern Matching
    Sadredini, Elaheh
    Rahimi, Reza
    Lenjani, Marzieh
    Stan, Mircea
    Skadron, Kevin
    2020 IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2020), 2020, : 86 - 98
  • [44] Implementation of Optimal CNN Accelerators for Mobile Devices: Algorithm, Architecture, and Memory System Co-Design
    Kim, Hyun
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 237 - 238
  • [45] Efficient N:M Sparse DNN Training Using Algorithm, Architecture, and Dataflow Co-Design
    Fang, Chao
    Sun, Wei
    Zhou, Aojun
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (02) : 506 - 519
  • [46] Algorithm/Architecture Co-Design for Energy-Efficient Acceleration of Multi-Task DNN
    Shin, Jaekang
    Choi, Seungkyu
    Ra, Jongwoo
    Kim, Lee -Sup
    PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 253 - 258
  • [47] Hardware/software co-design architecture for lattice decoding algorithms
    Liang, Cao
    Ma, Jing
    Huang, Xinming
    FCCM 2006: 14TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2006, : 339 - +
  • [48] CODEBench: A Neural Architecture and Hardware Accelerator Co-Design Framework
    Tuli, Shikhar
    Li, Chia-Hao
    Sharma, Ritvik
    Jha, Niraj K.
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2023, 22 (03)
  • [49] Automatical exploration of low power architecture in co-design tool
    Guitton-Ouhamou, P
    Belleudy, C
    Auguin, M
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 85 - 88
  • [50] Hardware/Software co-design Architecture for Blokus Duo Solver
    Sugimoto, Naru
    Amano, Hideharu
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2014, : 358 - 361