Reconfigurable Architecture for Deinterlacer based on Algorithm/Architecture Co-Design

被引:0
|
作者
Gwo Giun Lee
Ming-Jiun Wang
Bo-Han Chen
JiunFu Chen
Ping-Keng Jao
Ching Jui Hsiao
Ling-Fei Wei
机构
[1] National Cheng Kung University,Media SoC Lab., Department of Electrical Engineering
来源
关键词
Deinterlacer; Reconfigurable architecture; Algorithm/architecture co-design;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the algorithm and reconfigurable architecture of motion-adaptive deinterlacer for high-definition video. The content-adaptability of algorithm and the reconfiguration of architecture are concurrently explored by algorithm/architecture co-design methodology and Caltrop actor language (CAL) modeling of the dataflow. In the design methodology we employed, the CAL dataflow model is also very helpful in the verification of our deinerlacer. The proposed algorithm and architecture design of deinterlacer is more cost-efficient than two recently proposed works in terms of algorithmic performance and silicon area of VLSI implementation. Moreover, data path reconfiguration efficiently enables various interpolation schemes using less computational resource of hardware than non-reconfigurable architecture.
引用
收藏
页码:181 / 189
页数:8
相关论文
共 50 条
  • [1] Reconfigurable Architecture for Deinterlacer based on Algorithm/Architecture Co-Design
    Lee, Gwo Giun
    Wang, Ming-Jiun
    Chen, Bo-Han
    Chen, JiunFu
    Jao, Ping-Keng
    Hsiao, Ching Jui
    Wei, Ling-Fei
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 63 (02): : 181 - 189
  • [2] Algorithm and Architecture Design for Wide Range ELA Deinterlacer
    Lai, Rong-Lai
    Chen, Bo-Han
    Lee, Gwo Giun
    Lin, He-Yuan
    Wang, Ming-Juin
    Cheng, Yuan-Long
    Liang, Jia-Wei
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 2365 - 2368
  • [3] A CO-DESIGN PLATFORM FOR ALGORITHM/ARCHITECTURE DESIGN EXPLORATION
    Lucarz, Christophe
    Mattavelli, Marco
    Dubois, Julien
    2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4, 2008, : 1069 - +
  • [4] NEURO INSPIRED RECONFIGURABLE ARCHITECTURE FOR HARDWARE/SOFTWARE CO-DESIGN
    Ghani, Arfan
    McDaid, Liam J.
    Belatreche, Ammar
    Ahmed, Waqar
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 287 - +
  • [5] A theoretical framework for algorithm-architecture co-design
    Czechowski, Kenneth
    Vuduc, Richard
    IEEE 27TH INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM (IPDPS 2013), 2013, : 791 - 802
  • [6] Toward a Theory of Algorithm-Architecture Co-design
    Vuduc, Richard
    Czechowski, Kenneth
    HIGH PERFORMANCE COMPUTING FOR COMPUTATIONAL SCIENCE - VECPAR 2012, 2013, 7851 : 4 - 8
  • [7] ReAAP: A Reconfigurable and Algorithm-Oriented Array Processor With Compiler-Architecture Co-Design
    Zheng, Jianwei
    Liu, Yu
    Liu, Xuejiao
    Liang, Luhong
    Chen, Deming
    Cheng, Kwang-Ting
    IEEE TRANSACTIONS ON COMPUTERS, 2022, 71 (12) : 3088 - 3100
  • [8] Algorithm/Architecture Co-Design for Near-Memory Processing
    Drumond M.
    Daglis A.
    Mirzadeh N.
    Ustiugov D.
    Picorel J.
    Falsafi B.
    Grot B.
    Pnevmatikatos D.
    2018, Association for Computing Machinery (52): : 109 - 122
  • [9] An Algorithm and Architecture Co-design for Accelerating Smart Contracts in Blockchain
    Pan, Rui
    Liu, Chubo
    Xiao, Guoqing
    Duan, Mingxing
    Li, Keqin
    Li, Kenli
    PROCEEDINGS OF THE 2023 THE 50TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, ISCA 2023, 2023, : 446 - 458
  • [10] Architecture and Application Co-Design for Beyond-FPGA Reconfigurable Acceleration Devices
    Boutros, Andrew
    Nurvitadhi, Eriko
    Betz, Vaughn
    IEEE ACCESS, 2022, 10 : 95067 - 95082