Reconfigurable Architecture for Deinterlacer based on Algorithm/Architecture Co-Design

被引:0
|
作者
Gwo Giun Lee
Ming-Jiun Wang
Bo-Han Chen
JiunFu Chen
Ping-Keng Jao
Ching Jui Hsiao
Ling-Fei Wei
机构
[1] National Cheng Kung University,Media SoC Lab., Department of Electrical Engineering
来源
关键词
Deinterlacer; Reconfigurable architecture; Algorithm/architecture co-design;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the algorithm and reconfigurable architecture of motion-adaptive deinterlacer for high-definition video. The content-adaptability of algorithm and the reconfiguration of architecture are concurrently explored by algorithm/architecture co-design methodology and Caltrop actor language (CAL) modeling of the dataflow. In the design methodology we employed, the CAL dataflow model is also very helpful in the verification of our deinerlacer. The proposed algorithm and architecture design of deinterlacer is more cost-efficient than two recently proposed works in terms of algorithmic performance and silicon area of VLSI implementation. Moreover, data path reconfiguration efficiently enables various interpolation schemes using less computational resource of hardware than non-reconfigurable architecture.
引用
收藏
页码:181 / 189
页数:8
相关论文
共 50 条
  • [21] Efficient Message Passing Algorithm and Architecture Co-Design for Graph Neural Networks
    Zou, Xiaofeng
    Chen, Cen
    Zhang, Luochuan
    Li, Shengyang
    Zhou, Joey Tianyi
    Wei, Wei
    Li, Kenli
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTATIONAL INTELLIGENCE, 2025, 9 (01): : 889 - 903
  • [22] Algorithm/Architecture Co-design of Edge Enhanced Compressed Domain Deblocking Filtering
    Zhu Fang
    Wu Jianhui
    Shi Longxing
    CHINESE JOURNAL OF ELECTRONICS, 2011, 20 (04): : 597 - 602
  • [23] An Algorithm-Architecture Co-design Framework for Gridding Reconstruction using FPGAs
    Kestur, Srinidhi
    Irick, Kevin
    Park, Sungho
    Al Maashri, Ahmed
    Narayanan, Vijaykrishnan
    Chakrabarti, Chaitaili
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 585 - 590
  • [24] Invited: Accelerating Genome Analysis via Algorithm-Architecture Co-Design
    Mutlu, Onur
    Firtina, Can
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [25] An Algorithm Architecture Co-Design for CMOS Compressive High Dynamic Range Imaging
    Guicquero, William
    Dupret, Antoine
    Vandergheynst, Pierre
    IEEE TRANSACTIONS ON COMPUTATIONAL IMAGING, 2016, 2 (03) : 190 - 203
  • [26] Algorithm Architecture Co-Design for Ultra Low-Power Image Sensor
    Laforest, T.
    Dupret, A.
    Verdant, A.
    Lattard, D.
    Villard, P.
    SENSORS, CAMERAS, AND SYSTEMS FOR INDUSTRIAL AND SCIENTIFIC APPLICATIONS XIII, 2012, 8298
  • [27] Virtual component co-design - Applying function architecture co-design to automotive applications
    Schirrmeister, F
    Sangiovanni-Vincentelli, A
    IVEC 2001: PROCEEDINGS OF THE IEEE INTERNATIONAL VEHICLE ELECTRONICS CONFERENCE, 2002, : 221 - 226
  • [28] NAX: Neural Architecture and Memristive Xbar based Accelerator Co-design
    Negi, Shubham
    Chakraborty, Indranil
    Ankit, Aayush
    Roy, Kaushik
    PROCEEDINGS OF THE 59TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC 2022, 2022, : 451 - 456
  • [29] Co-design architecture and implementation for point-based rendering on FPGAs
    Majer, Mateusz
    Wildermann, Stefan
    Angermeier, Josef
    Hanke, Stefan
    Teich, Juergen
    RSP 2008: 19TH IEEE/IFIP INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2008, : 142 - 148
  • [30] A systems architecture for sensor networks based on hardware/software co-design
    Nisbet, A
    Dobson, S
    AUTONOMIC COMMUNICATION, 2005, 3457 : 115 - 126