Reconfigurable Architecture for Deinterlacer based on Algorithm/Architecture Co-Design

被引:0
|
作者
Gwo Giun Lee
Ming-Jiun Wang
Bo-Han Chen
JiunFu Chen
Ping-Keng Jao
Ching Jui Hsiao
Ling-Fei Wei
机构
[1] National Cheng Kung University,Media SoC Lab., Department of Electrical Engineering
来源
关键词
Deinterlacer; Reconfigurable architecture; Algorithm/architecture co-design;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents the algorithm and reconfigurable architecture of motion-adaptive deinterlacer for high-definition video. The content-adaptability of algorithm and the reconfiguration of architecture are concurrently explored by algorithm/architecture co-design methodology and Caltrop actor language (CAL) modeling of the dataflow. In the design methodology we employed, the CAL dataflow model is also very helpful in the verification of our deinerlacer. The proposed algorithm and architecture design of deinterlacer is more cost-efficient than two recently proposed works in terms of algorithmic performance and silicon area of VLSI implementation. Moreover, data path reconfiguration efficiently enables various interpolation schemes using less computational resource of hardware than non-reconfigurable architecture.
引用
收藏
页码:181 / 189
页数:8
相关论文
共 50 条
  • [31] Algorithm and Hardware Co-design for Reconfigurable CNN Accelerator
    Fan, Hongxiang
    Ferianc, Martin
    Que, Zhiqiang
    Li, He
    Liu, Shuanglong
    Niu, Xinyu
    Luk, Wayne
    27TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2022, 2022, : 250 - 255
  • [32] Kindness in Architecture: The Multispecies Co-Living and Co-Design
    Saeidi, Sareh
    Anderson, Matthew Dylan
    Davidova, Marie
    BUILDINGS, 2023, 13 (08)
  • [33] A language supporting function/architecture co-design of SoC
    Feng, GC
    Zhang, F
    Wang, G
    Zhao, Y
    Shen, XB
    PROCEEDINGS OF THE NINTH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOLS 1 AND 2, 2005, : 899 - 902
  • [34] Helix: Algorithm/Architecture Co-design for Accelerating Nanopore Genome Base-calling
    Lou, Qian
    Janga, Sarath Chandra
    Jiang, Lei
    PACT '20: PROCEEDINGS OF THE ACM INTERNATIONAL CONFERENCE ON PARALLEL ARCHITECTURES AND COMPILATION TECHNIQUES, 2020, : 293 - 304
  • [35] Algorithm and VLSI Architecture Co-Design on Efficient Semi-Global Stereo Matching
    Zhang, Xuchong
    Dai, He
    Sun, Hongbin
    Zheng, Nanning
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2020, 30 (11) : 4390 - 4403
  • [36] Achieving Efficient QR Factorization by Algorithm-Architecture Co-Design of Householder Transformation
    Merchant, Farhad
    Vatwani, Tarun
    Chattopadhyay, Anupam
    Raha, Soumyendu
    Nandy, S. K.
    Narayan, Ranjani
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 98 - 103
  • [37] A Hardware/Software Co-design Architecture for Packet Classification
    Ahmed, O.
    Chattha, K.
    Areibi, S.
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2010, : 96 - 99
  • [38] Algorithm and Architecture Co-Design of Mixture of Gaussian (MoG) Background Subtraction for Embedded Vision
    Tabkhi, Hamed
    Bushey, Robert
    Schirner, Gunar
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 1815 - 1820
  • [39] Energy-Efficient Reconfigurable Computing Using a Circuit-Architecture-Software Co-Design Approach
    Paul, Somnath
    Chatterjee, Subho
    Mukhopadhyay, Saibal
    Bhunia, Swarup
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (03) : 369 - 380
  • [40] Hardware-software co-design for dynamic reconfigurable computing with collaborative supports of architecture and operating system
    Wang, Wei
    Wu, Qiang
    Xie, Wei
    PROCEEDINGS OF THE 2007 11TH INTERNATIONAL CONFERENCE ON COMPUTER SUPPORTED COOPERATIVE WORK IN DESIGN, VOLS 1 AND 2, 2007, : 275 - +