共 50 条
- [11] BIST analyzer: a training platform for SoC testing 2007 37TH ANNUAL FRONTIERS IN EDUCATION CONFERENCE, GLOBAL ENGINEERING : KNOWLEDGE WITHOUT BORDERS - OPPORTUNITIES WITHOUT PASSPORTS, VOLS 1- 4, 2007, : 1534 - +
- [12] Optimizing Sinusoidal Histogram Test for Low Cost ADC BIST Journal of Electronic Testing, 2001, 17 : 255 - 266
- [13] Optimizing sinusoidal histogram test for low cost ADC BIST JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (3-4): : 255 - 266
- [14] Towards an ADC BIST scheme using the histogram test technique IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2000, : 53 - 58
- [15] iScan: Indirect-Access Scan Test over HOY Test Platform 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 60 - +
- [16] On feasibility of HOY - A wireless test methodology for VLSI chips and wafers 2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 243 - +
- [17] A Low Cost Method for Testing Offset and Gain Error for ADC BIST 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2023 - 2026
- [18] A fully digital-compatible BIST strategy for ADC linearity testing 2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 884 - +
- [19] An SOC Platform for ADC Test and Measurement PROCEEDINGS OF THE 2009 IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2009, : 4 - 7