Experimental Results of Testing a BIST Σ–Δ ADC on the HOY Wireless Test Platform

被引:0
|
作者
Shao-Feng Hung
Hao-Chiao Hong
机构
[1] National Chiao Tung University,Institute of Electrical Control Engineering
[2] National Chiao Tung University,Department of Electrical and Computer Engineering
来源
关键词
Analog-to-digital converter (ADC); Built-in self-test (BIST); Design-for-testability (DfT); Sigma–Delta modulation; Analog and mixed-signal test; Wireless test;
D O I
暂无
中图分类号
学科分类号
摘要
High pin count packaging and 3D IC technology make testing such advanced ICs more and more difficult and expensive. The HOY wireless test platform provides an alternative and cost-effective test solution to address the poor accessibility and high test cost issues. The key idea is implementing a low-cost and short-distance wireless transceiver on chip so that all test instructions and data can be transmitted without physical access. Due to the limited wireless bandwidth, all modules in the device under test (DUT) are preferred to have some built-in self-test (BIST) features. Prior works successfully demonstrated that DUTs with memory and digital circuits can be tested on the low-cost wireless test platform. However, there is no example to show if it is also possible to test the DUT embedded with analog circuits on the HOY test platform. This paper demonstrates the first system-level integration including hardware and software for testing a fully-integrated BIST ADC on the HOY wireless test platform. The DUT chip fabricated in 0.18-μm CMOS consists of a second-order Σ–Δ ADC under test (AUT) and the BIST circuitry. The AUT design employs the decorrelating design-for-digital-testability (D3T) scheme to make itself digitally testable. The BIST design is based on the modified controlled sine wave fitting (CSWF) method. The required BIST circuits are purely digital and as small as 9.9k gates. The gate count of the HOY test wrapper is less than 1k. Experimental results obtained by the HOY wireless test platform show that the AUT achieves a dynamic range of 85.1 dB and a peak SNDR of 78.6 dB. The wireless test results show good agreement with those acquired by conventional analog tests.
引用
收藏
页码:571 / 584
页数:13
相关论文
共 50 条
  • [11] BIST analyzer: a training platform for SoC testing
    Jutman, A.
    Tsertov, A.
    Tsepurov, A.
    Aleksejev, I.
    Ubar, R.
    Wuttke, H. -D.
    2007 37TH ANNUAL FRONTIERS IN EDUCATION CONFERENCE, GLOBAL ENGINEERING : KNOWLEDGE WITHOUT BORDERS - OPPORTUNITIES WITHOUT PASSPORTS, VOLS 1- 4, 2007, : 1534 - +
  • [12] Optimizing Sinusoidal Histogram Test for Low Cost ADC BIST
    F. Azaïs
    S. Bernard
    Y. Bertrand
    M. Renovell
    Journal of Electronic Testing, 2001, 17 : 255 - 266
  • [13] Optimizing sinusoidal histogram test for low cost ADC BIST
    Azaïs, F
    Bernard, S
    Bertrand, Y
    Renovell, M
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2001, 17 (3-4): : 255 - 266
  • [14] Towards an ADC BIST scheme using the histogram test technique
    Azaïs, F
    Bernard, S
    Bertrand, Y
    Renovell, M
    IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2000, : 53 - 58
  • [15] iScan: Indirect-Access Scan Test over HOY Test Platform
    Tzeng, Chao-Wen
    Lin, Chun-Yen
    Huang, Shi-Yu
    Huang, Chih-Tsun
    Liou, Jing-Jia
    Ma, Hsi-Pin
    Huang, Po-Chiun
    Wu, Cheng-Wen
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 60 - +
  • [16] On feasibility of HOY - A wireless test methodology for VLSI chips and wafers
    Chen, Po-Kai
    Hsing, Yu-Tsao
    Wu, Cheng-Wen
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 243 - +
  • [17] A Low Cost Method for Testing Offset and Gain Error for ADC BIST
    Duan, Jingbo
    Chen, Degang
    Geiger, Randall
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2023 - 2026
  • [18] A fully digital-compatible BIST strategy for ADC linearity testing
    Xing, Hanqing
    Jiang, Hanjun
    Chen, Degang
    Geiger, Randall
    2007 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2007, : 884 - +
  • [19] An SOC Platform for ADC Test and Measurement
    Mullane, Brendan
    O'Brien, Vincent
    MacNamee, Ciaran
    Fleischmann, Thomas
    PROCEEDINGS OF THE 2009 IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2009, : 4 - 7
  • [20] Pseudo-BIST: A Novel Technique for SAR-ADC Testing
    Gupta, Yatharth
    Deb, Sujay
    Singh, Vikrant
    Srinivasan, V. N.
    Sharma, Manish
    Das, Sabyasachi
    VLSI DESIGN AND TEST, 2017, 711 : 168 - 178