Experimental Results of Testing a BIST Σ–Δ ADC on the HOY Wireless Test Platform

被引:0
|
作者
Shao-Feng Hung
Hao-Chiao Hong
机构
[1] National Chiao Tung University,Institute of Electrical Control Engineering
[2] National Chiao Tung University,Department of Electrical and Computer Engineering
来源
关键词
Analog-to-digital converter (ADC); Built-in self-test (BIST); Design-for-testability (DfT); Sigma–Delta modulation; Analog and mixed-signal test; Wireless test;
D O I
暂无
中图分类号
学科分类号
摘要
High pin count packaging and 3D IC technology make testing such advanced ICs more and more difficult and expensive. The HOY wireless test platform provides an alternative and cost-effective test solution to address the poor accessibility and high test cost issues. The key idea is implementing a low-cost and short-distance wireless transceiver on chip so that all test instructions and data can be transmitted without physical access. Due to the limited wireless bandwidth, all modules in the device under test (DUT) are preferred to have some built-in self-test (BIST) features. Prior works successfully demonstrated that DUTs with memory and digital circuits can be tested on the low-cost wireless test platform. However, there is no example to show if it is also possible to test the DUT embedded with analog circuits on the HOY test platform. This paper demonstrates the first system-level integration including hardware and software for testing a fully-integrated BIST ADC on the HOY wireless test platform. The DUT chip fabricated in 0.18-μm CMOS consists of a second-order Σ–Δ ADC under test (AUT) and the BIST circuitry. The AUT design employs the decorrelating design-for-digital-testability (D3T) scheme to make itself digitally testable. The BIST design is based on the modified controlled sine wave fitting (CSWF) method. The required BIST circuits are purely digital and as small as 9.9k gates. The gate count of the HOY test wrapper is less than 1k. Experimental results obtained by the HOY wireless test platform show that the AUT achieves a dynamic range of 85.1 dB and a peak SNDR of 78.6 dB. The wireless test results show good agreement with those acquired by conventional analog tests.
引用
收藏
页码:571 / 584
页数:13
相关论文
共 50 条
  • [31] ADC characterization by using the histogram test stimulated by Gaussian noise - Theory and experimental results
    Martins, RC
    Serra, AC
    MEASUREMENT, 2000, 27 (04) : 291 - 300
  • [32] Incorporating IDDQ Testing with BIST for Improved Coverage: An Experimental Study
    Walter W. Weber
    Adit D. Singh
    Journal of Electronic Testing, 1997, 11 : 147 - 156
  • [33] A frequency response, harmonic distortion, and intermodulation distortion test for BIST of a sigma-delta ADC
    Toner, MF
    Roberts, GW
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (08): : 608 - 613
  • [34] On-chip-ramp generators for mixed-signal BIST and ADC self-test
    Provost, B
    Sánchez-Sinencio, E
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (02) : 263 - 273
  • [35] A Low Power Testing Architecture for Test-per-Clock BIST
    Sun Haijun
    Wang Xuanming
    Lei Shaochong
    Shao Zhibiao
    PROCEEDINGS OF 2012 INTERNATIONAL CONFERENCE ON IMAGE ANALYSIS AND SIGNAL PROCESSING, 2012, : 377 - 381
  • [36] A PROTOTYPE PLATFORM FOR SYSTEM-ON-CHIP ADC TEST AND MEASUREMENT
    Mullane, Brendan
    O'Brien, Vincent
    MacNamee, Ciaran
    Fleischmann, Thomas
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 169 - 172
  • [37] The Test Ability of an Adaptive Pulse Wave for ADC Testing
    Sheng, Xiaoqin
    Kerkhoff, Hans G.
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 289 - 294
  • [38] High-Resolution ADC Linearity Testing Using a Fully Digital-Compatible BIST Strategy
    Xing, Hanqing
    Jiang, Hanjun
    Chen, Degang
    Geiger, Randall L.
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (08) : 2697 - 2705
  • [39] A Security Testing Platform for Wireless Sensor Networks
    Wei, Min
    Zhang, Shuaidong
    Kim, Keecheon
    2016 INTERNATIONAL CONFERENCE ON INFORMATION NETWORKING (ICOIN), 2016, : 86 - 91
  • [40] A BIST SCHEME FOR A SNR, GAIN TRACKING, AND FREQUENCY-RESPONSE TEST OF A SIGMA-DELTA ADC
    TONER, MF
    ROBERTS, GW
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (01): : 1 - 15