A fast-lock and low-power DLL-based clock generator applied for DDR4

被引:0
|
作者
Yu-Lung Lo
Wei-Bin Yang
Han-Hsien Wang
Cing-Huan Chen
Zi-Ang Huang
机构
[1] National Kaohsiung Normal University,Department of Electrical Engineering
[2] Tamkang University,Department of Electrical and Computer Engineering
来源
Microsystem Technologies | 2018年 / 24卷
关键词
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a fast-lock and low-power delay-locked loop (DLL) circuit applied for DDR4. The proposed modified phase detector and modified charge pump can reduce locking time as well as static phase error. The glitch elimination circuit reduces glitches in the PD for reducing the glitch power. The phase interpolator and phase combiner circuit are used to generate four output frequencies: 0.2, 0.4, 0.8, and 1.6 GHz. The design is fabricated through a 0.18-μm standard CMOS process with a supply voltage of 1.8 V. The simulation results indicate that the lock time is less than 20 cycles and the power consumption of the DLL is 15.14 mW at 1.6 GHz. The active die area of the proposed DLL-based clock generator is 0.51 mm2.
引用
收藏
页码:137 / 146
页数:9
相关论文
共 44 条
  • [21] A 7-GHz Fast-Lock 2-Step TDC-based All-Digital DLL for Post-DDR4 SDRAMs
    Park, Dongjun
    Kim, Jongsun
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [22] A low-power PLL-based clock generator with 1 MHz∼152 MHz of lock range
    Lee, WH
    Cho, JD
    Lee, SD
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 1999, 35 : S927 - S933
  • [23] A low power, low jitter DLL based low frequency (250 kHz) clock generator
    Ghosal, P.
    Rahaman, H.
    Mukherjee, Koyel
    Ballabh, Dibyendu
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2014, 7 (01) : 3 - 11
  • [24] A low-power CMOS bluetooth RF transceiver with a digital offset canceling DLL-based GFSK demodulator
    Byun, S
    Park, CH
    Song, Y
    Wang, S
    Conroy, CSG
    Kim, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (10) : 1609 - 1618
  • [25] A low-power fast-lock DCC with a digital duty-cycle adjuster for LPDDR3 and LPDDR4 DRAMs
    Kim, Jongsun
    Han, S. W.
    IEICE ELECTRONICS EXPRESS, 2018, 15 (07):
  • [26] A low-area, low-power programmable frequency multiplier for DLL based clock synthesizers
    Faisal, Md Ibrahim
    Bayoumi, Magdy A.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1460 - 1463
  • [27] Low voltage wide range DLL-based quad-phase core clock generator for high speed network SRAM application
    Kim, NS
    Cho, UR
    Byun, HG
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 533 - 536
  • [28] A low power DLL based clock and data recovery circuit with wide range anti-harmonic lock
    Park, Hyung-Gu
    Kim, SoYoung
    Lee, Kang-Yoon
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (02) : 355 - 364
  • [29] A low power DLL based clock and data recovery circuit with wide range anti-harmonic lock
    Hyung-Gu Park
    SoYoung Kim
    Kang-Yoon Lee
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 355 - 364
  • [30] A Lock Detector Loop for Low-power PLL-Based Clock and Data Recovery Circuits
    Wang, Chua-Chin
    Hou, Zong-You
    Chen, Chih-Lin
    Shmilovitz, Doron
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (04) : 1692 - 1703