共 44 条
- [31] A Lock Detector Loop for Low-power PLL-Based Clock and Data Recovery Circuits Circuits, Systems, and Signal Processing, 2018, 37 : 1692 - 1703
- [32] A Wide Frequency PLL-less Clock Generator with Fast Intermittent Operation for Low-Power Wearable Medical Applications 2015 21ST ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC), 2015, : 662 - 665
- [34] A 100-Gbps Low-power PRBS Generator based on a Half-rate-clock Architecture using InP HBTs 2014 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2014,
- [36] A 1-4 GHz DLL based low-jitter multi-phase clock generator for low-band ultra-wideband application PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 330 - 333
- [37] Design of the Self-Biased PLL Based Low-Power Low-Jitter Multi-Phase Clock Generator: An Overview (Invited Paper) 2024 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY, RFIT, 2024,
- [39] A Novel Low-Power Readout Structure with 1/2 Sub-Scan Time-Delay-Integration and DLL-Based A/D for 1024x6 Infrared Focal Plane Array 2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2519 - 2522