A fast-lock and low-power DLL-based clock generator applied for DDR4

被引:0
|
作者
Yu-Lung Lo
Wei-Bin Yang
Han-Hsien Wang
Cing-Huan Chen
Zi-Ang Huang
机构
[1] National Kaohsiung Normal University,Department of Electrical Engineering
[2] Tamkang University,Department of Electrical and Computer Engineering
来源
Microsystem Technologies | 2018年 / 24卷
关键词
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a fast-lock and low-power delay-locked loop (DLL) circuit applied for DDR4. The proposed modified phase detector and modified charge pump can reduce locking time as well as static phase error. The glitch elimination circuit reduces glitches in the PD for reducing the glitch power. The phase interpolator and phase combiner circuit are used to generate four output frequencies: 0.2, 0.4, 0.8, and 1.6 GHz. The design is fabricated through a 0.18-μm standard CMOS process with a supply voltage of 1.8 V. The simulation results indicate that the lock time is less than 20 cycles and the power consumption of the DLL is 15.14 mW at 1.6 GHz. The active die area of the proposed DLL-based clock generator is 0.51 mm2.
引用
收藏
页码:137 / 146
页数:9
相关论文
共 44 条
  • [31] A Lock Detector Loop for Low-power PLL-Based Clock and Data Recovery Circuits
    Chua-Chin Wang
    Zong-You Hou
    Chih-Lin Chen
    Doron Shmilovitz
    Circuits, Systems, and Signal Processing, 2018, 37 : 1692 - 1703
  • [32] A Wide Frequency PLL-less Clock Generator with Fast Intermittent Operation for Low-Power Wearable Medical Applications
    Musa, Ahmed
    Minotani, Tadashi
    Kondo, Toshihiko
    Morimura, Hiroki
    2015 21ST ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC), 2015, : 662 - 665
  • [33] A 1.5-V 3.2 Gb/s/pin graphic DDR4 SDRAM with dual-clock system, four-phase input strobing, and low-jitter fully analog DLL
    Lee, Ki-Won
    Cho, Joo-Hwan
    Choi, Byoung-Jin
    Lee, Geun-Il
    Jung, Ho-Don
    Lee, Woo-Young
    Park, Ki-Chon
    Joo, Yong-Suk
    Cha, Jae-Hoon
    Choi, Young-Jung
    Moran, Patrick B.
    Ahn, Jin-Hong
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (11) : 2369 - 2377
  • [34] A 100-Gbps Low-power PRBS Generator based on a Half-rate-clock Architecture using InP HBTs
    Bouvier, Y.
    Nagatani, M.
    Nosaka, H.
    Kurishima, K.
    Kashio, N.
    Ida, M.
    Murata, K.
    2014 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2014,
  • [35] A DLL-Based Quadrature Clock Generator With a 3-Stage Quad Delay Unit Using the Sub-Range Phase Interpolator for Low-Jitter and High-Phase Accuracy DRAM Applications
    Yoon, Youngbog
    Park, Hyunsu
    Kim, Chulwoo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (11) : 2342 - 2346
  • [36] A 1-4 GHz DLL based low-jitter multi-phase clock generator for low-band ultra-wideband application
    Liu, TT
    Wang, CK
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 330 - 333
  • [37] Design of the Self-Biased PLL Based Low-Power Low-Jitter Multi-Phase Clock Generator: An Overview (Invited Paper)
    Gao, Meiyi
    Wei, Zhongming
    Zhan, Yongzheng
    Zhang, Zhao
    2024 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY, RFIT, 2024,
  • [38] A Digital-PLL-Based Quadrature Clock Generator for a Low-Power and Jitter-Filtering-Capable Clock Distribution Scheme in High-Speed DRAM Interfaces
    Shin, Yuhwan
    Jo, Yongwoo
    Kim, Juyeop
    Lee, Junseok
    Kim, Jongwha
    Choi, Jaehyouk
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2025, 60 (02) : 509 - 518
  • [39] A Novel Low-Power Readout Structure with 1/2 Sub-Scan Time-Delay-Integration and DLL-Based A/D for 1024x6 Infrared Focal Plane Array
    Liu, Benyuanyi
    Lu, Wengao
    Liu, Dahe
    Yu, Shanzhe
    Zhang, Yacong
    Chen, Zhongjian
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2519 - 2522
  • [40] A Design of Fast-Settling, Low-Power 4.19-MHz Real-Time Clock Generator With Temperature Compensation and 15-dB Noise Reduction
    Lee, Dong-Soo
    Kim, Sung-Jin
    Kim, Donggyu
    Pu, Younggun
    Yoo, Sang-Sun
    Lee, Minjae
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (06) : 1151 - 1158