A fast-lock and low-power DLL-based clock generator applied for DDR4

被引:0
|
作者
Yu-Lung Lo
Wei-Bin Yang
Han-Hsien Wang
Cing-Huan Chen
Zi-Ang Huang
机构
[1] National Kaohsiung Normal University,Department of Electrical Engineering
[2] Tamkang University,Department of Electrical and Computer Engineering
来源
Microsystem Technologies | 2018年 / 24卷
关键词
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a fast-lock and low-power delay-locked loop (DLL) circuit applied for DDR4. The proposed modified phase detector and modified charge pump can reduce locking time as well as static phase error. The glitch elimination circuit reduces glitches in the PD for reducing the glitch power. The phase interpolator and phase combiner circuit are used to generate four output frequencies: 0.2, 0.4, 0.8, and 1.6 GHz. The design is fabricated through a 0.18-μm standard CMOS process with a supply voltage of 1.8 V. The simulation results indicate that the lock time is less than 20 cycles and the power consumption of the DLL is 15.14 mW at 1.6 GHz. The active die area of the proposed DLL-based clock generator is 0.51 mm2.
引用
收藏
页码:137 / 146
页数:9
相关论文
共 44 条
  • [41] A Fast and Low-Power Detection System for the Missing Pin Chip Based on YOLOv4-Tiny Algorithm
    Chen, Shiyi
    Lai, Wugang
    Ye, Junjie
    Ma, Yingjie
    SENSORS, 2023, 23 (08)
  • [42] A 32-Gb/s 0.46-pJ/bit PAM4 CDR Using a Quarter-Rate Linear Phase Detector and a Low-Power Multiphase Clock Generator
    Zhang, Zhao
    Zhu, Guang
    Wang, Can
    Wang, Li
    Yue, C. Patrick
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 241 - 242
  • [43] A Near-Threshold Cell-Based All-Digital PLL with Hierarchical Band-Selection G-DCO for Fast Lock-In and Low-Power Applications
    Chang, Chia-Wen
    Chu, Yuan-Hua
    Jou, Shyh-Jye
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (08): : 882 - 891
  • [44] A Low-Power High-Speed 32/33 Prescaler Based on Novel Divide-by-4/5 Unit with Improved True Single-Phase Clock Logic
    Jia, Song
    Yan, Shilin
    Wang, Yuan
    Zhang, Ganggang
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 890 - 893