A Gated Clock Scheme for Low Power Testing of Logic Cores

被引:0
|
作者
Yannick Bonhomme
Patrick Girard
Loïs Guiller
Christian Landrault
Serge Pravossoudovitch
Arnaud Virazel
机构
[1] UMR 5506/Université Montpellier II / CNRS,Laboratoire d’Informatique, de Robotique et de Microélectronique de Montpellier
[2] Saclay,CEA
[3] Mountain View,LIST
来源
关键词
low power design; low power test; test-per-scan; test-per-clock;
D O I
暂无
中图分类号
学科分类号
摘要
Test power is now a big concern in large core-based systems. In this paper, we present a general approach for minimizing power consumption during test of integrated circuits or embedded cores. The proposed low power/energy technique is based on a gated clock scheme that can be used in a test-per-scan or a test-per-clock environment. The idea is to reduce the clock rate on the scan path (test-per-scan) or the test pattern generator (test-per-clock) without increasing the test time. Numerous advantages can be found in applying such a technique.
引用
收藏
页码:89 / 99
页数:10
相关论文
共 50 条
  • [1] A gated clock scheme for low power testing of logic cores
    Bonhomme, Y
    Girard, P
    Guiller, L
    Landrault, C
    Pravossoudovitch, S
    Virazel, A
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2006, 22 (01): : 89 - 99
  • [2] A gated clock scheme for low power scan testing of logic ICs or embedded cores
    Bonhomme, Y
    Girard, P
    Guiller, L
    Landrault, C
    Pravossoudovitch, S
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 253 - 258
  • [3] Clock Power Analysis of Low Power Clock Gated Arithmetic Logic Unit on Different FPGA
    Gupta, Nidhi
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 913 - 916
  • [4] A gated clock scheme for low power scan-based BIST
    Bonhomme, Y
    Girard, P
    Guiller, L
    Landrault, C
    Pravossoudovitch, S
    SEVENTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, PROCEEDINGS, 2001, : 87 - 89
  • [5] Self Clock-Gating Scheme for Low Power Basic Logic Element Architecture
    Udaiyakumar, R.
    Joseph, Senoj
    Sundararajan, T. V. P.
    Vigneswaran, D.
    Maheswar, R.
    Amiri, Iraj S.
    WIRELESS PERSONAL COMMUNICATIONS, 2018, 102 (04) : 3477 - 3488
  • [6] Self Clock-Gating Scheme for Low Power Basic Logic Element Architecture
    R. Udaiyakumar
    Senoj Joseph
    T. V. P. Sundararajan
    D. Vigneswaran
    R. Maheswar
    Iraj S. Amiri
    Wireless Personal Communications, 2018, 102 : 3477 - 3488
  • [7] Low power gated clock tree driven placement
    Shen, Weixiang
    Cai, Yici
    Hong, Xianlong
    Hu, Jiang
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (02) : 595 - 603
  • [8] Clock Gated Low Power Sequential Circuit Design
    Dev, Mahendra Pratap
    Baghel, Deepak
    Pandey, Bishwajeet
    Pattanaik, Manisha
    Shukla, Anupam
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 440 - 444
  • [9] On Maximizing Decoupling Capacitance of Clock-Gated Logic for Robust Power Delivery
    Vijayakumar, Arunkumar
    Patil, Vinay C.
    Kundu, Sandip
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 511 - 516
  • [10] Low-power gated and buffered clock network construction
    Chao, Wei-Chung
    Mak, Wai-Kei
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (01)