A Gated Clock Scheme for Low Power Testing of Logic Cores

被引:0
|
作者
Yannick Bonhomme
Patrick Girard
Loïs Guiller
Christian Landrault
Serge Pravossoudovitch
Arnaud Virazel
机构
[1] UMR 5506/Université Montpellier II / CNRS,Laboratoire d’Informatique, de Robotique et de Microélectronique de Montpellier
[2] Saclay,CEA
[3] Mountain View,LIST
来源
关键词
low power design; low power test; test-per-scan; test-per-clock;
D O I
暂无
中图分类号
学科分类号
摘要
Test power is now a big concern in large core-based systems. In this paper, we present a general approach for minimizing power consumption during test of integrated circuits or embedded cores. The proposed low power/energy technique is based on a gated clock scheme that can be used in a test-per-scan or a test-per-clock environment. The idea is to reduce the clock rate on the scan path (test-per-scan) or the test pattern generator (test-per-clock) without increasing the test time. Numerous advantages can be found in applying such a technique.
引用
收藏
页码:89 / 99
页数:10
相关论文
共 50 条
  • [31] A Low Power Testing Architecture for Test-per-Clock BIST
    Sun Haijun
    Wang Xuanming
    Lei Shaochong
    Shao Zhibiao
    PROCEEDINGS OF 2012 INTERNATIONAL CONFERENCE ON IMAGE ANALYSIS AND SIGNAL PROCESSING, 2012, : 377 - 381
  • [32] Single phase clock scheme for mobile logic gates
    Pettenghi, H.
    Avedillo, M. J.
    Quintana, J. M.
    ELECTRONICS LETTERS, 2006, 42 (24) : 1382 - 1383
  • [33] A wide range, low power clock and data recovery scheme for RFID tags
    Yu, Hang
    Li, Yan
    Jiang, Lai
    Ji, Zhen
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (01) : 101 - 106
  • [34] A wide range, low power clock and data recovery scheme for RFID tags
    Hang Yu
    Yan Li
    Lai Jiang
    Zhen Ji
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 101 - 106
  • [35] Wrapper design for testing TP cores with multiple clock domains
    Xu, Q
    Nicolici, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 416 - 421
  • [36] An Approximate Low-Power Lifting Scheme Using Reversible Logic
    Raveendran, Sithara
    Edavoor, Pranose J.
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    IEEE ACCESS, 2020, 8 : 183367 - 183377
  • [37] Design of low-power clock generator synchronized with AC power for adiabatic dynamic CMOS logic
    Cho, Seung-Il
    Kim, Seong-Kweon
    Harada, Tomochika
    Yokoyama, Michio
    IEICE ELECTRONICS EXPRESS, 2013, 10 (20):
  • [38] Adaptive Test Clock Scheme for Low Transition LFSR and External Scan based Testing
    Sivanantham, S.
    Gopakumar, Ganga
    Pandey, Asmita
    Paikada, Malu J.
    2013 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS, 2013,
  • [39] Wrapper scan chains design for rapid and low power testing of embedded cores
    Han, YH
    Hu, Y
    Li, XW
    Li, HW
    Chandra, A
    Wen, XQ
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (09) : 2126 - 2134
  • [40] Automatic synthesis of low-power gated-clock finite-state machines
    Benini, L
    DeMicheli, G
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (06) : 630 - 643