A Gated Clock Scheme for Low Power Testing of Logic Cores

被引:0
|
作者
Yannick Bonhomme
Patrick Girard
Loïs Guiller
Christian Landrault
Serge Pravossoudovitch
Arnaud Virazel
机构
[1] UMR 5506/Université Montpellier II / CNRS,Laboratoire d’Informatique, de Robotique et de Microélectronique de Montpellier
[2] Saclay,CEA
[3] Mountain View,LIST
来源
关键词
low power design; low power test; test-per-scan; test-per-clock;
D O I
暂无
中图分类号
学科分类号
摘要
Test power is now a big concern in large core-based systems. In this paper, we present a general approach for minimizing power consumption during test of integrated circuits or embedded cores. The proposed low power/energy technique is based on a gated clock scheme that can be used in a test-per-scan or a test-per-clock environment. The idea is to reduce the clock rate on the scan path (test-per-scan) or the test pattern generator (test-per-clock) without increasing the test time. Numerous advantages can be found in applying such a technique.
引用
收藏
页码:89 / 99
页数:10
相关论文
共 50 条
  • [41] Tradeoffs in Design of Low-Power Gated-Oscillator Clock and Data Recovery Circuits
    Tajalli, Armin
    Muller, Paul
    Leblebici, Yusuf
    JOURNAL OF LOW POWER ELECTRONICS, 2007, 3 (03) : 345 - 354
  • [42] Low-Power Gated Clock Tree Optimization for Three-Dimensional Integrated Circuits
    Chen, Yu-Chuan
    Hsu, Chih-Cheng
    Lin, Mark Po-Hung
    2015 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2015,
  • [43] A Hardware Minimized Gated Clock Multiple Output Low Power Linear Feedback Shift Register
    Mehta, Digvijay Singh
    Mishra, Varun
    Verma, Yogesh Kumar
    Gupta, Santosh Kumar
    ADVANCES IN VLSI, COMMUNICATION, AND SIGNAL PROCESSING, 2020, 587 : 367 - 376
  • [44] Evaluation on power reduction applying gated clock approaches
    Palumbo, G
    Pappalardo, F
    Sannella, S
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 85 - 88
  • [45] Power reduction in microprocessor chips by gated clock routing
    Oh, J
    Pedram, M
    PROCEEDINGS OF THE ASP-DAC '98 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1998 WITH EDA TECHNO FAIR '98, 1998, : 313 - 318
  • [46] Power reduction in microprocessor chips by gated clock routing
    Univ of Southern California, Los Angeles, United States
    Proc Asia South Pac Des Autom Conf, (313-318):
  • [47] Low power and high performance clock delayed domino logic using saturated keeper
    Amirabadi, A.
    Chehelcheraghi, A.
    Rasouli, S. H.
    Seyedi, A.
    Afzai-Kusha, A.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3173 - 3176
  • [48] Ultra Low-Power Clocking Scheme Using Energy Recovery and Clock Gating
    Mahmoodi, Hamid
    Tirumalashetty, Vishy
    Cooke, Matthew
    Roy, Kaushik
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (01) : 33 - 44
  • [49] IMPLICATIONS OF THE POWER WALL: DIM CORES AND RECONFIGURABLE LOGIC
    Wang, Liang
    Skadron, Kevin
    IEEE MICRO, 2013, 33 (05) : 40 - 48
  • [50] Low-power scheme of NMOS 4-phase dynamic logic
    Song, BY
    Furuie, M
    Yoshida, Y
    Onoye, T
    Shirakawa, I
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (09) : 1772 - 1776