Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost

被引:0
|
作者
Mottaqiallah Taouil
Said Hamdioui
Kees Beenakker
Erik Jan Marinissen
机构
[1] Delft University of Technology,Faculty of EE, Mathematic and CS
[2] IMEC vzw,undefined
[3] 3D Integration Program,undefined
来源
关键词
3D test flow; 3D test cost; Die-to-Wafer stacking; 3D manufacturing cost; Through-Silicon-Via;
D O I
暂无
中图分类号
学科分类号
摘要
One of the key challenges in 3D Stacked-ICs (3D-SIC) is to guarantee high product quality at minimal cost. Quality is mostly determined by the applied tests and cost trade-offs. Testing 3D-SICs is very challenging due to several additional test moments for the mid-bond stacks, i.e., partially created stacks. The key question that this paper answers is what is the best test flow to be used in order to optimize the overall cost while realizing the required quality? We first present a framework covering different test flows for 3D Die-to-Wafer (D2W) stacked ICs. Thereafter, we present a cost model that allows us to evaluate these test flows. The impact of different test flows on the overall 3D-SIC cost for several die yields and stack sizes are investigated; a breakdown of the cost into test, manufacturing and packaging cost is also provided. Our simulation results show that both the test cost and the overall cost in D2W stacking strongly depends on the selected test flow; test flows with pre-bond and mid-bond stacking tests (performed during the stacking process) show a higher test cost share, but significantly reduce the overall 3D-SIC cost.
引用
收藏
页码:15 / 25
页数:10
相关论文
共 50 条
  • [41] Thermal qualification of 3D stacked die packages
    Rencz, M
    Farkas, G
    Székely, V
    Poppe, A
    Courtois, B
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 30 - 35
  • [42] Wafer Bonding Type Selection for 3D IC Designs
    Huang, Shih-Hsu
    Yeh, Hua-Hsin
    Cheng, Chun-Hua
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 198 - 201
  • [43] A wafer-level 3D IC technology platform
    Gutmann, RJ
    Lu, JQ
    Pozder, S
    Kwon, Y
    Menke, D
    Jindal, A
    Celik, M
    Rasco, M
    McMahon, JJ
    Yu, K
    Cale, TS
    ADVANCED METALLIZATION CONFERENCE 2003 (AMC 2003), 2004, : 19 - 26
  • [44] Wafer level packaging and 3D interconnect for IC technology
    Islam, R
    Brubaker, C
    Lindner, P
    Schaefer, C
    2002 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2002, : 212 - 217
  • [45] Wafer and Die Bonding Technologies for 3D Integration
    Farrens, Shari
    MATERIALS AND TECHNOLOGIES FOR 3-D INTEGRATION, 2009, 1112 : 55 - 65
  • [46] Microtechnology management considering test and cost aspects for stacked 3D ICs with MEMS
    Hahn, K.
    Wahl, M.
    Busch, R.
    Gruenewald, A.
    Brueck, R.
    NANOPHOTONICS AUSTRALASIA 2017, 2017, 10456
  • [47] Modelling and characterization on wafer to wafer hybrid bonding technology for 3D IC packaging
    Ji, L.
    Che, F. X.
    Ji, H. M.
    Li, H. Y.
    Kawano, M.
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 87 - 94
  • [48] Test Structures for Characterization of Thermal-Mechanical Stress in 3D Stacked IC for Analog Design
    Minas, Nikolaos
    Van der Plas, Geert
    Oprins, Herman
    Yang, Yu
    Okoro, Chuckwudi
    Mercha, Abdelkarim
    Cherman, Vladimir
    Torregiani, Cristina
    Perry, Dan
    Cupac, Miro
    Rakowski, Michal
    Marchal, Pol
    2010 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, 23RD IEEE ICMTS CONFERENCE PROCEEDINGS, 2010, : 139 - 143
  • [49] Challenges of High-Robustness Self-Assembly with Cu/Sn-Ag Microbump Bonding for Die-to-Wafer 3D Integration
    Suzuki, Taku
    Asami, Kazushi
    Kitamura, Yasuhiro
    Fukushima, Takafumi
    Nagai, Chisato
    Bea, Jichoel
    Sato, Yutaka
    Murugesan, Mariappan
    Lee, Kang-wook
    Koyanagi, Mitsumasa
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 342 - 347
  • [50] Assessment of Thinned Si Wafer Warpage in 3D Stacked Wafers
    Kim, Youngrae
    Kang, Sung-Geun
    Kim, Eun-Kyung
    2009 11TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2009), 2009, : 964 - +