Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost

被引:0
|
作者
Mottaqiallah Taouil
Said Hamdioui
Kees Beenakker
Erik Jan Marinissen
机构
[1] Delft University of Technology,Faculty of EE, Mathematic and CS
[2] IMEC vzw,undefined
[3] 3D Integration Program,undefined
来源
关键词
3D test flow; 3D test cost; Die-to-Wafer stacking; 3D manufacturing cost; Through-Silicon-Via;
D O I
暂无
中图分类号
学科分类号
摘要
One of the key challenges in 3D Stacked-ICs (3D-SIC) is to guarantee high product quality at minimal cost. Quality is mostly determined by the applied tests and cost trade-offs. Testing 3D-SICs is very challenging due to several additional test moments for the mid-bond stacks, i.e., partially created stacks. The key question that this paper answers is what is the best test flow to be used in order to optimize the overall cost while realizing the required quality? We first present a framework covering different test flows for 3D Die-to-Wafer (D2W) stacked ICs. Thereafter, we present a cost model that allows us to evaluate these test flows. The impact of different test flows on the overall 3D-SIC cost for several die yields and stack sizes are investigated; a breakdown of the cost into test, manufacturing and packaging cost is also provided. Our simulation results show that both the test cost and the overall cost in D2W stacking strongly depends on the selected test flow; test flows with pre-bond and mid-bond stacking tests (performed during the stacking process) show a higher test cost share, but significantly reduce the overall 3D-SIC cost.
引用
收藏
页码:15 / 25
页数:10
相关论文
共 50 条
  • [21] A Novel Wafer Manipulation Method for Yield Improvement and Cost Reduction of 3D Wafer-on-Wafer Stacked ICs
    Zhang, Bei
    Agrawal, Vishwani D.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (01): : 57 - 75
  • [22] A Novel Wafer Manipulation Method for Yield Improvement and Cost Reduction of 3D Wafer-on-Wafer Stacked ICs
    Bei Zhang
    Vishwani D. Agrawal
    Journal of Electronic Testing, 2014, 30 : 57 - 75
  • [23] Advanced Device Performance Impact by Wafer Level 3D Stacked Architecture
    Liu, J. C.
    Huang, K. C.
    Chu, Y. H.
    Hung, J. M.
    Change, C. C.
    Wei, Y. L.
    Lin, J. S.
    Kao, M. F.
    Chen, P. T.
    Huang, S. Y.
    Lin, H. C.
    Wang, W. D.
    Chou, Peter
    Lu, C. F.
    Tu, Y. L.
    Shiu, F. J.
    Huang, C. F.
    Lin, C. H.
    Lu, T. H.
    Yaung, D. N.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [24] Yield Improvement and Test Cost Optimization for 3D Stacked ICs
    Hamdioui, Said
    Taouil, Mottaqiallah
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 480 - 485
  • [25] Yield Improvement for 3D Wafer-to-Wafer Stacked Memories
    Taouil, Mottaqiallah
    Hamdioui, Said
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (04): : 523 - 534
  • [26] Yield Improvement for 3D Wafer-to-Wafer Stacked Memories
    Mottaqiallah Taouil
    Said Hamdioui
    Journal of Electronic Testing, 2012, 28 : 523 - 534
  • [27] 3D stacked ICs using Cu TSVs and Die to Wafer Hybrid Collective bonding
    Katti, G.
    Mercha, A.
    Van Olmen, J.
    Huyghebaert, C.
    Jourdain, A.
    Stucchi, M.
    Rakowski, M.
    Debusschere, I.
    Soussan, P.
    Dehaene, W.
    De Meyer, K.
    Travaly, Y.
    Beyne, E.
    Biesemans, S.
    Swinnen, B.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 331 - 334
  • [28] Novel BIST Solution to Test the TSV Interconnects in 3D Stacked IC's
    Alaises, Renold Sam Vethamuthu Edward
    Sathasivam, Sivanantham
    ELECTRONICS, 2023, 12 (04)
  • [29] 3D LED and IC wafer level packaging
    Lau, John
    Lee, Ricky
    Yuen, Matthew
    Chan, Philip
    MICROELECTRONICS INTERNATIONAL, 2010, 27 (02) : 98 - 105
  • [30] On Maximizing the Compound Yield for 3D Wafer-to-Wafer Stacked ICs
    Taouil, Mottaqiallah
    Hamdioui, Said
    Verbree, Jouke
    Marinissen, Erik Jan
    INTERNATIONAL TEST CONFERENCE 2010, 2010,