Wafer Bonding Type Selection for 3D IC Designs

被引:0
|
作者
Huang, Shih-Hsu [1 ]
Yeh, Hua-Hsin [1 ]
Cheng, Chun-Hua [1 ]
机构
[1] Chung Yuan Christian Univ, Dept Elect Engn, Chungli, Taiwan
关键词
Electronic Design Automation; High-Level Synthesis; Layer Assignment; Three-Dimensional Integrated Circuit; Through-Silicon-Via;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The minimization of TSV (through-silicon-via) count is one of the most important objectives in the 3D IC (three-dimensional integrated circuit) design. In this paper, we demonstrate that the selection of wafer bonding type for each pair of adjacent layers has a great impact on the TSV count. However, to the best of our knowledge, given a layer assignment result, the problem of selecting wafer bonding type for TSV count minimization has not been well studied. Based on that observation, we are motivated to use the network flow to formally model the problem and then use the shortest path approach to minimize the TSV count. Note that our shortest path approach guarantees solving this TSV count minimization problem optimally in polynomial time complexity. Compared with the previous high-level synthesis approach that only performs layer assignment to minimize the TSV count, benchmark data show that our approach can further reduce 48.38% TSV count through wafer bonding type selection.
引用
收藏
页码:198 / 201
页数:4
相关论文
共 50 条
  • [1] Modelling and characterization on wafer to wafer hybrid bonding technology for 3D IC packaging
    Ji, L.
    Che, F. X.
    Ji, H. M.
    Li, H. Y.
    Kawano, M.
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019, : 87 - 94
  • [2] Optimization of Temporary Wafer Bonding Materials and Processes for 3D IC Integration
    Ou-Yang, T. Y.
    Chang, H. H.
    Hsu, C. K.
    2020 15TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT 2020), 2020, : 36 - 39
  • [3] 3D LED and IC wafer level packaging
    Lau, John
    Lee, Ricky
    Yuen, Matthew
    Chan, Philip
    MICROELECTRONICS INTERNATIONAL, 2010, 27 (02) : 98 - 105
  • [4] Wafer bonding and thinning integrity for 3D-IC fabrication
    Kwon, Y
    Jindal, A
    McMahon, JJ
    Cale, TS
    Gutmann, RJ
    Lu, JQ
    THIN FILM MATERIALS, PROCESSES, AND RELIABILITY: PLASMA PROCESSING FOR THE 100 NM NODE AND COPPER INTERCONNECTS WITH LOW-K INTER-LEVEL DIELECTRIC FILMS, 2003, 2003 (13): : 405 - 415
  • [5] An Effective Analytical 3D Placer in Monolithic 3D IC Designs
    Jiang, Yande
    He, Xu
    Liu, Chang
    Guo, Yang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [6] Fabrication and Characterization of Bump-less Cu-Cu Bonding By Wafer-On-Wafer Stacking For 3D IC
    Peng, L.
    Li, H. Y.
    Lim, D. F.
    Lo, G. Q.
    Kwong, D. L.
    Tan, C. S.
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 787 - 790
  • [7] 3D Integration by Wafer-Level Aligned Wafer Bonding
    Dragoi, V.
    Burggraf, J.
    Kurz, F.
    Rebhan, B.
    2015 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2015, : 185 - 188
  • [8] Testing Circuit Partitioned 3D IC Designs
    Lewis, Dean L.
    Lee, Hsien Hsin S.
    2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 139 - 144
  • [9] 3D process integration - Wafer-to-wafer and chip-to-wafer bonding
    Matthias, Thorsten
    Wimplinger, Markus
    Pargfrieder, Stefan
    Lindner, Paul
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 231 - +
  • [10] Dielectric glue wafer bonding for 3D ICs
    Kwon, Y
    Jindal, A
    McMahon, JJ
    Lu, JQ
    Gutmann, RJ
    Cale, TS
    MATERIALS, TECHNOLOGY AND RELIABILITY FOR ADVANCED INTERCONNECTS AND LOW-K DIELECTRICS-2003, 2003, 766 : 27 - 32